Claims
- 1. An computational unit in an adaptable computing system, the computational unit comprising
a plurality of execution units coupled by a configurable interconnection; and a configuration system for configuring the interconnection in response to a control signal.
- 2. The computational unit of claim 1, wherein the configuration system includes
a plurality of multiplexers responsive to the control signal.
- 3. The computational unit of claim 2, wherein a multiplexer is responsive to the control signal to be placed into one or more of the states [OF FIG. 15].
- 4. The computational unit of claim 1, wherein the computational unit is adaptable to be used in one or more of the following functions: Asymmetric FIR Filter, Symmetric FIR Filter, Complex Multiply/FIR Filter, Sum-of-absolute-differences, Bi-linear Interpolation, Biquad IIR Filter, Radix-2 FFT/IFFT, Radix-2 DCT/IDCT, Golay Correlator, Local Oscillator/Mixer.
CLAIM OF PRIORITY
[0001] This application claims priority from U.S. Provisional Patent Application Serial No. 60/391,874, filed on Jun. 25, 2002 entitled “DIGITAL PROCESSING ARCHITECTURE FOR AN ADAPTIVE COMPUTING MACHINE”; which is hereby incorporated by reference as if set forth in full in this document for all purposes.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60391874 |
Jun 2002 |
US |