“L64381 4-Port Ethernet Controller Device Technical Manual,” LSI Logic, Inc., pp. 1-1 to 7-16, Aug. 1996.* |
“LSI Logic Delivers Highly Integrated 4-Port Ethernet Controller for Switched and Multi-Port Hub Applications,” Press Release, LSI Logic, Inc., http://www.lsilogic.com/mediakit/unit3_li.html, pp.1-2, Feb. 1995.* |
T. Ogura et al., “A 4-kbit Associative Memory LSI”, IEEE Journal of Solid-State Circuits, vol. SC-20, No. 6, pp. 1277-1282 (Dec. 1985).* |
Arai, Y. et al., “A CMOS Four Channel ×1K Time Memory LSI with 1-ns/b Resolution”, IEEE Journal of Solid-State Circuits, vol. 27, No. 3,M, 8107 Mar., 1992, No.3, New York, US.* |
Balaji et al., “Modeling ASIC Memories in VHDL”, LSI Logic Corporation, IEEE Transactions, 1996.* |
Japanese Office Action, dated Oct. 24, 2000, with English language translation of Japanese Examiner's comments. (10-180337). |
Japanese Office Action, dated Oct. 24, 2000, with English language translation of Japanese Examiner's comments. (10-180335). |
Y. Yabe et al., “Compression/Decompression DRAM for Unified Memory System,” Technical Report of IEICE, vol. 98, No. 67, pp. 13-18, May 21, 1998. |
“Direct Rambus Technology: The New Main Memory Standard” (pp. 18-28). |
“SLDRAM: High-Performance, Open-Standard Memory” (pp. 29-39). |