Processing in memory

Information

  • Patent Grant
  • 11586389
  • Patent Number
    11,586,389
  • Date Filed
    Monday, November 1, 2021
    2 years ago
  • Date Issued
    Tuesday, February 21, 2023
    a year ago
Abstract
Apparatuses and methods are provided for processing in memory. An example apparatus comprises a host and a processing in memory (PIM) capable device coupled to the host via an interface comprising a sideband channel. The PIM capable device comprises an array of memory cells coupled to sensing circuitry and is configured to perform bit vector operations on data stored in the array, and the host comprises a PIM control component to perform virtual address resolution for PIM operations prior to providing a number of corresponding bit vector operations to the PIM capable device via the sideband channel.
Description
TECHNICAL FIELD

The present disclosure relates generally to semiconductor memory and methods, and more particularly, to apparatuses and methods for processing in memory.


BACKGROUND

Memory devices are typically provided as internal, semiconductor, integrated circuits in computers or other computing systems. There are many different types of memory including volatile and non-volatile memory. Volatile memory can require power to maintain its data (e.g., host data, error data, etc.) and includes random access memory (RAM), dynamic random access memory (DRAM), static random access memory (SRAM), synchronous dynamic random access memory (SDRAM), and thyristor random access memory (TRAM), among others. Non-volatile memory can provide persistent data by retaining stored data when not powered and can include NAND flash memory, NOR flash memory, and resistance variable memory such as phase change random access memory (PCRAM), resistive random access memory (RRAM), and magnetoresistive random access memory (MRAM), such as spin torque transfer random access memory (STT RAM), among others.


Computing systems often include a number of processing resources (e.g., one or more processors), which may retrieve and execute instructions and store the results of the executed instructions to a suitable location. A processing resource (e.g., CPU) can comprise a number of functional units such as arithmetic logic unit (ALU) circuitry, floating point unit (FPU) circuitry, and/or a combinatorial logic block, for example, which can be used to execute instructions by performing logical operations such as AND, OR, NOT, NAND, NOR, and XOR, and invert (e.g., inversion) logical operations on data (e.g., one or more operands). For example, functional unit circuitry may be used to perform arithmetic operations such as addition, subtraction, multiplication, and/or division on operands via a number of logical operations.


A number of components in a computing system may be involved in providing instructions to the functional unit circuitry for execution. The instructions may be executed, for instance, by a processing resource such as a controller and/or host processor. Data (e.g., the operands on which the instructions will be executed) may be stored in a memory array that is accessible by the functional unit circuitry. The instructions and/or data may be retrieved from the memory array and sequenced and/or buffered before the functional unit circuitry begins to execute instructions on the data. Furthermore, as different types of operations may be executed in one or multiple clock cycles through the functional unit circuitry, intermediate results of the instructions and/or data may also be sequenced and/or buffered. A sequence to complete an operation in one or more clock cycles may be referred to as an operation cycle. Time consumed to complete an operation cycle costs in terms of processing and computing performance and power consumption of a computing device and/or system.


In many instances, the processing resources (e.g., processor and/or associated functional unit circuitry) may be external to the memory array, and data is accessed via a bus between the processing resources and the memory array to execute a set of instructions. Processing performance may be improved in a processor-in-memory (PIM) device, in which a processor may be implemented internal and/or near to a memory (e.g., directly on a same chip as the memory array).





BRIEF DESCRIPTION OF THE DRAWINGS


FIG. 1 is a block diagram of an apparatus in the form of a computing system including a memory device for processing in memory in accordance with a number of embodiments of the present disclosure.



FIG. 2 is a schematic diagram illustrating a portion of a memory device in accordance with a number of embodiments of the present disclosure.



FIG. 3 is a schematic diagram illustrating another portion of a memory device in accordance with a number of embodiments of the present disclosure.



FIG. 4 is a logic table illustrating logic operation results implemented using the circuitry shown in FIG. 3 in accordance with a number of embodiments of the present disclosure.





DETAILED DESCRIPTION

The present disclosure includes apparatuses and methods associated with processing in memory. In one example embodiment, an example apparatus comprises a host and a processing in memory (PIM) capable device coupled to the host via an interface comprising a sideband channel. The PIM capable device comprises an array of memory cells coupled to sensing circuitry and is configured to perform bit vector operations on data stored in the array, and the host comprises a PIM control component to perform virtual address resolution for PIM operations prior to providing a number of corresponding bit vector operations to the PIM capable device via the sideband channel.


The sensing circuitry includes a sense amplifier and a compute component. In some embodiments, the apparatus may include a PIM control device (e.g., bit vector operation circuitry), which may include timing circuitry and/or timing management circuitry. The PIM control device may be configured to control timing of operations for the array and receive logical operation commands to enable performance of memory operations. In some embodiments, the PIM control device may be configured to perform arbitration and/or control the timing of performance of Boolean functions responsive to receipt of commands from a host.


As used herein, a processing in memory (PIM) capable device refers to a memory device capable of performing logical operations on data stored in an array of memory cells using a processing resource internal to the memory device (e.g., without transferring the data to an external processing resource such as a host processor). As an example, a PIM capable device can include a memory array coupled to sensing circuitry comprising sensing components operable as 1-bit processing elements (e.g., to perform parallel processing on a per column basis). A PIM capable device can also perform memory operations in addition to logical operations performed “in memory,” which can be referred to as “bit vector operations.” As an example, PIM capable device can comprise a dynamic random access memory (DRAM) array with memory operations including memory access operations such as reads (e.g., loads) and writes (e.g., stores), among other operations that do not involve operating on the data (e.g., such as by performing a Boolean operation on the data). For example, a PIM capable device can operate a DRAM array as a “normal” DRAM array and/or as a PIM DRAM array depending on a type of program being executed (e.g., by a host), which may include both memory operations and bit vector operations. For example, bit vector operations can include logical operations such as Boolean operations (e.g., AND, OR, XOR, etc.) and transfer operations such as shifting data values in the array and inverting data values, for example.


As used herein, a PIM operation can refer to various operations associated with performing in memory processing utilizing a PIM capable device. An operation hierarchy can be used to define a PIM operation. For example, a first (e.g., lowest) level in the operation hierarchy can include bit vector operations (e.g., fundamental logical operations, which may be referred to as “primitive” operations). A next (e.g., middle) level in the hierarchy can include composite operations, which comprise multiple bit vector operations. For instance, composite operations can include mathematical operations such as adds, multiplies, etc., which can comprise a number of logical ANDs, ORs, XORs, shifts, etc. A third (e.g., highest) level in the hierarchy can include control flow operations (e.g., looping, branching, etc.) associated with executing a program whose execution involves performing processing using a PIM capable device.


As described in more detail herein, PIM operations may be executed by various components within a system comprising a PIM capable device. For instance, a first PIM control component (e.g., control logic, which may be referred to as a “scalar unit”), which can be located on a host, may execute control flow operations and provide composite operations to a second PIM control component (e.g., a sequencer), which can also be located on the host. In a number of embodiments, the second control component can provide low level bit vector operations to a PIM control component located on the PIM capable device (e.g., bit vector timing circuitry), which can then execute the bit vector operations in memory and return results to the host. As described further herein, an interface used to transfer PIM operations between a PIM capable device and a host can comprise a sideband channel, which can be a bus separate from a typical memory interface, such as a DDR interface, used to transfer commands, addresses, and/or data. Also, in a number of embodiments, providing PIM control components on the host can provide benefits such as allowing a PIM program to use virtual addressing (e.g., by resolving virtual addresses on the host since the PIM capable device may operate only on physical addresses).


Timing circuitry and control logic associated with the memory device may be in different clock domains and/or operate at different clock speeds. In at least one embodiment, the timing circuitry is separate from other control registers, (e.g., double data rate (DDR) registers), used to control read and write access requests for the array, (e.g., in a DRAM array).


In the following detailed description of the present disclosure, reference is made to the accompanying drawings that form a part hereof, and in which is shown by way of illustration how one or more embodiments of the disclosure may be practiced. These embodiments are described in sufficient detail to enable those of ordinary skill in the art to practice the embodiments of this disclosure, and it is to be understood that other embodiments may be utilized and that process, electrical, and/or structural changes may be made without departing from the scope of the present disclosure. As used herein, designators such as “N”, “M”, etc., particularly with respect to reference numerals in the drawings, indicate that a number of the particular feature so designated can be included. As used herein, “a number of” a particular thing can refer to one or more of such things (e.g., a number of memory arrays can refer to one or more memory arrays). A “plurality of” is intended to refer to more than one of such things.


The figures herein follow a numbering convention in which the first digit or digits correspond to the drawing figure number and the remaining digits identify an element or component in the drawing. Similar elements or components between different figures may be identified by the use of similar digits. For example, 206 may reference element “06” in FIG. 2, and a similar element may be referenced as 306 in FIG. 3. As will be appreciated, elements shown in the various embodiments herein can be added, exchanged, and/or eliminated so as to provide a number of additional embodiments of the present disclosure. In addition, as will be appreciated, the proportion and the relative scale of the elements provided in the figures are intended to illustrate certain embodiments of the present invention, and should not be taken in a limiting sense.



FIG. 1 is a block diagram of an apparatus in the form of a computing system 100 including a memory device 120 for processing in memory (e.g., a “PIM capable device”) in accordance with a number of embodiments of the present disclosure. The memory device 120 may be referred to herein as a “PIM capable device” or “PIM capable memory device.” The PIM capable device may comprise an array of memory cells coupled to sensing circuitry, as described in more detail, here. As used herein, a memory device 120 for processing in memory, controller 140, channel controller 143, memory array 130, and/or sensing circuitry 150 might also be separately considered an “apparatus.”


System 100 includes a host 111 coupled (e.g., connected) to memory device 120 for processing in memory, which includes a memory array 130. Host 111 can be a host system such as a personal laptop computer, a desktop computer, a digital camera, a smart phone, or a memory card reader, among various other types of hosts. Host 111 can include a system motherboard and/or backplane and can include a number of processing resources (e.g., one or more processors, microprocessors, or some other type of controlling circuitry). The system 100 can include separate integrated circuits or both the host 111 and the memory device 120 for processing in memory can be part of a same integrated circuit (e.g., on a same chip). The system 100 can be, for instance, a server system and/or a high performance computing (HPC) system and/or a portion thereof. Although the example shown in FIG. 1 illustrates a system having a Von Neumann architecture, embodiments of the present disclosure can be implemented in non-Von Neumann architectures, which may not include one or more components (e.g., CPU, ALU, etc.) often associated with a Von Neumann architecture.


In some embodiments, the host 111 uses virtual addressing while the memory device 120 for processing in memory uses physical addressing. In order to perform PIM operations on the memory device 120 for processing in memory (e.g., in order to perform bit vector operations using the memory device 120 for processing in memory), the virtual addresses used by the host 111 must be translated into corresponding physical addresses, which are used by the memory device 120 for processing in memory. In some embodiments, a PIM control component (e.g., control logic 131) and/or memory management unit (MMU) controller 134 may perform address resolution to translate the virtual addresses used by the host 111 into the respective physical addresses used by the memory device 120 for processing in memory. In some embodiments, the PIM control component(s) may perform virtual address resolution for PIM operations prior to providing a number of corresponding bit vector operations to the memory device 120 (e.g., the PIM capable device) via the sideband channel 157.


The host 111 may include various components including PIM control components (e.g., control logic 131, a sequencer 132), a channel controller 143, and a MMU controller 134. The control logic 131 may be configured to execute control flow commands associated with an executing PIM program and to provide composite commands to the sequencer 132. The control logic 131 may be, or may include, a RISC type controller configured to generate and issue an extensible set of composite operation PIM commands that includes commands, different from DDR commands to the sequencer 132. In some embodiments, the control logic 131 may be configured to issue composite operation commands to cause bit vector operations to be performed on the memory devices 120. In some embodiments, the composite operation commands may be transferred from the control logic 131 to the memory device 120 for processing in memory (e.g., via sequencer 132 and sideband channel 157). As shown in FIG. 1, the host 111 (and control logic 131, sequencer 132, and/or MMU controller 134) may be located physically separate from the memory device 120 and/or the array 130.


The control logic 131 may, in some embodiments, decode microcode instructions into function calls, which may be microcode function calls, associated with performing a bit vector operation, implemented by the sequencer 132. The microcode function calls can be the operations that the sequencer 132 receives and/or executes to cause the memory device 120 for processing in memory to perform particular bit vector operations using the sensing circuitry, such as sensing circuitry 150.


As shown in FIG. 1, the control logic 131 and MMU controller 134 are located on the host 111, which may allow for the control logic 131 and/or the MMU controller 134 to access virtual addresses stored on the host 111 and perform virtual to physical address resolution on the physical addresses stored on the host 111 prior to transferring instructions to the memory device 120 for processing in memory.


As used herein, a “bit vector” can refer to a physically contiguous number of bits, whether physically contiguous in rows (e.g., horizontally oriented) or columns (e.g., vertically oriented). A “PIM capable device” refers to a memory device configured to perform bit vector operations such as logical operations and/or transfer operations on a number of contiguous portions (e.g., “chunks”) of virtual address space. For example, a chunk of virtual address space may have a bit length of 256 bits. A chunk may or may not be contiguous sequentially to other chunks in the virtual address space.


The MMU controller 134 can reside on the host 111, as shown in FIG. 1. In some embodiments, the MMU controller may be a standard MMU controller such as an ARM® CoreLink® MMU-500 MMU controller. The MMU controller may be responsible for performing the translation of virtual memory addresses (e.g., addresses associated with the host 111) to physical addresses (e.g., addresses associated with the memory device 120 for processing in memory). The MMU controller 134 may also perform memory protection operations, cache control, and/or bus arbitration operations.


The timing circuitry 133 may provide timing to coordinate performance of logical operations and be responsible for providing conflict free access to the arrays, such as array 130 in FIG. 1. In various embodiments, the controller 140 and/or the timing management circuitry 135 may generate status information, which may be transferred to or from host 111, for example via the sideband channel 157. The sideband channel 157 may be independent of (e.g., separate from) a double data rate (DDR) memory interface (e.g., control bus 154) that may be used to transfer (e.g., pass) DDR commands between the host 111 and the memory device 120 for processing in memory. That is, in some embodiments, the sideband channel 157 may be used to transfer commands to cause performance of bit vector operations from the host 111 to the memory device 120 for processing in memory while the control bus 154 is used to transfer DRAM commands from the host 111 to the memory device 120 for processing in memory. In some embodiments, the DRAM commands that are transferred via the control bus 154 may be commands to control operation of DRAM such as DDR1 SDRAM, DDR2 SDRAM, DDR3 SDRAM, and/or DDR4 SDRAM.


In some embodiments, the sequencer 132 may include a very large instruction word (VLIW) type controller configured to operate on logical operation commands and the control logic 131 may be configured to issue the logical operation commands to the sequencer 132 in response to a signal from a processing resource (not shown) of the host 111. For example, the sequencer may be configured to sequence multiple logical operations so that composite operation commands may be issued by the sequencer 132. The control logic 131 may, in some embodiments, be configured to generate a VLIW as a bit vector operation command(s). The VLIW may comprise microcode instructions. The sequencer 132 may be, or may include, the VLIW type controller configured to decode the VLIW into a plurality of separate microcode instructions. For example, the sequencer 132 may decode the VLIW into instructions to cause performance of composite operations (e.g., ADD, MULTIPLY, etc.). In some embodiments, the composite operation commands may provide an entry point into a sequence of VLIW instructions to cause perform such composite operations. The sequencer 132 may be coupled to the memory device 120 for processing in memory and may pass commands to coordinate bit vector operations to the memory device 120 for processing in memory via sideband channel 157. The plurality of microcode instructions may be executable in sequence and/or in parallel by the sequencer 132 itself and/or by other components in the memory device 120 for processing in memory, (e.g., the bit vector operation timing circuitry 139, the timing circuitry 133, timing management circuitry 135, and/or the sensing circuitry 150).


For clarity, the system 100 has been simplified to focus on features with particular relevance to the present disclosure. The memory array 130 can be a DRAM array, SRAM array, STT RAM array, PCRAM array, TRAM array, RRAM array, NAND flash array, and/or NOR flash array, for instance. The array 130 can comprise memory cells arranged in rows coupled by access lines, which may be referred to herein as word lines or select lines, and columns coupled by sense lines, which may be referred to herein as data lines or digit lines. Although a single array 130 is shown in FIG. 1, embodiments are not so limited. For instance, memory device 120 for processing in memory may include a number of arrays 130 (e.g., a number of banks of DRAM cells, NAND flash cells, etc.).


The memory device 120 for processing in memory includes address circuitry 142 to latch address signals for data provided over a bus 156 (e.g., a data/address bus) through I/O circuitry 144. Status and/or exception information can be provided from the controller 140 on the memory device 120 for processing in memory to a channel controller 143, through a high speed interface (HSI) including a sideband channel 157, which in turn can be provided from the channel controller 143 to the host 111. Address signals are received through address circuitry 142 and decoded by a row decoder 146 and a column decoder 152 to access the memory array 130. Data can be read from memory array 130 by sensing voltage and/or current changes on the digit lines using sensing circuitry 150. The sensing circuitry 150 can read and latch a page (e.g., row) of data from the memory array 130. The I/O circuitry 144 can be used for bi-directional data communication with host 111 over the bus 156. The write circuitry 148 can be used to write data to the memory array 130. In some embodiments, bus 154 may serve as both a control and address bus for DRAM control and addressing (e.g., in accordance with a DDR protocol in which bus 154 operates as a unidirectional data bus). Although shown as separate buses in FIG. 1, in some embodiments, bus 154 and bus 156 may not be separate buses.


Controller 140 (e.g., memory controller) decodes signals provided by control bus 154 from the host 111. These signals can include chip enable signals, write enable signals, and address latch signals that are used to control DRAM operations performed on the memory array 130, including data read, data write, and data erase operations. In various embodiments, the controller 140 is responsible for executing instructions from the host 111 and sequencing access to the array 130. The controller 140 can be a state machine, sequencer, or some other type of controller and include hardware and/or firmware (e.g., microcode instructions) in the form of an application specific integrated circuit (ASIC). In a number of embodiments, the controller 140 may include bit vector operation timing circuitry 139. The controller 140 can control, for example, sensing circuitry in accordance with embodiments described herein. For example, the controller 140 can control generation of clock signals and application of the clock signals to compute components in association with performing bit vector operations.


As shown in FIG. 1, the bit vector operation timing circuitry 139 may include timing circuitry 133 and timing management circuitry 135. The timing circuitry 133 may include a FIFO buffer to provide timing coordination with the sensing circuitry 150 associated with the array 130 of memory cells. In some embodiments, the timing circuitry 133 may be a state machine such as an atomic state machine.


The control logic 131, sequencer 132, and/or MMU controller 134 may assist in resolving virtual memory to physical memory decoding between the host 111 and the RAS 136, array 130, and/or sensing circuitry 150. For example, in some embodiments, the host 111 may utilize virtual memory addressing, while the components associated with the memory device 120 for processing in memory (e.g., controller 140, RAS 136, array 130, sensing circuitry 150, etc.) may utilize physical addressing.


In some embodiments, the sequencer 132 and/or control logic 131 may be configured to resolve virtual addresses into physical addresses using a translation lookaside buffer (TLB) and/or a MMU controller 134. These resolved addresses may be passed via the sideband channel 157 to the controller 140 and/or bit vector operation timing circuitry 139. The resolved physical addresses may then be used by the bit vector operation timing circuitry to coordinate performance of bit vector operations using the array 130 and/or sensing circuitry 150.


By resolving virtual addresses to physical addresses at the host 111, for example by using the sequencer 132 and/or control logic 131 to resolve virtual addresses to physical addresses, a reliance on pinning memory at a boot of the computing device 100 may be alleviated. In addition, in some embodiments, incorrect address resolutions may be identified and/or corrected by the control logic 131 and/or sequencer 132, which may allow for improved alignment of data values in the array 130.


The timing management circuitry 135 may be configured to coordinate timing of logical operations (e.g., a sequence of logical operations), associated with the bit vector operation, performed using a row address strobe (RAS) component 136 associated with the array 130. The RAS component 136 may be configured to send and/or receive a RAS signal to or from the memory array 130 to identify and/or select a row address of the array 130. The memory device 120 for processing in memory may, in some embodiments, be configured to execute a DRAM operation such as a memory array access request, which may be issued by the host 111 via bus 154. In some embodiments, the timing management circuitry 135 may be configured to execute instructions to control timing of performance of a bit vector operation.


In one or more embodiments, portions of the controller 140, (e.g., bit vector operation timing circuitry 139, timing circuitry 133, and/or timing management circuitry 135), can be a reduced instruction set computer (RISC) type controller operating on 32 and/or 64 bit length instructions. In various embodiments, the timing management circuitry 135 is responsible for executing instructions received from the timing circuitry 133 to cause performance of bit vector operations involving data values associated with the sensing circuitry 150.


As described further below, in a number of embodiments, the sensing circuitry 150 can comprise a plurality of sensing components, which can each include a sense amplifier and a compute component. The compute component may serve as an accumulator, and the sensing circuitry can be used to perform bit vector operations (e.g., on data associated with complementary digit lines). In a number of embodiments, the sensing circuitry 150 can be used to perform bit vector operations using data stored in array 130 as inputs and/or store the results of the operations back to the array 130 without transferring data via a digit line address access (e.g., without firing a column decode signal). For instance, various operations (e.g., bit vector operations) can be performed using, and within, sensing circuitry 150 rather than (or in association with) being performed by processing resources external to the sensing circuitry (e.g., by a processing resource associated with host 111 and/or other processing circuitry, such as ALU circuitry, located on memory device 120 for processing in memory (e.g., on controller 140 or elsewhere)). In a number of embodiments, the sensing circuitry 150 (e.g., the number of sensing components) can be used to execute bit vector operations in a SIMD (single instruction multiple data) manner with the sensing components serving as 1-bit processing elements on a per column basis. In embodiments in which the sensing circuitry 150 executes bit vector operations, it can serve as and/or be referred to as an in memory processor.


In various previous approaches, data associated with an operand, for instance, would be read from memory via sensing circuitry and provided to external ALU circuitry via I/O lines (e.g., via local I/O lines and/or global I/O lines). The external ALU circuitry could include a number of registers and would perform bit vector operations using the operands, and the result would be transferred back to the array via the I/O lines. In contrast, in a number of embodiments of the present disclosure, sensing circuitry 150 is configured to perform bit vector operations on data stored in memory array 130 and store the result back to the memory array 130 without enabling an I/O line (e.g., a local I/O line) coupled to the sensing circuitry 150. The sensing circuitry 150 can be formed on pitch with the memory cells of the array. For example, a compute component may conform to a same pitch as adjacent digit lines of the array such that the compute component and the sense amplifier obey a particular sense line pitch constraint (e.g., 4F, 6F, etc., where “F” is a feature size).


In a number of embodiments, circuitry external to array 130 and sensing circuitry 150 may not be needed to perform operations as the sensing circuitry 150 can perform the appropriate bit vector operations without the use of an external processing resource. Therefore, the sensing circuitry 150 may be used to compliment and/or to replace, at least to some extent, such an external processing resource (or at least the bandwidth consumption of such an external processing resource).


However, in a number of embodiments, the sensing circuitry 150 may be used to perform logical operations (e.g., to execute instructions) in addition to logical operations performed by an external processing resource (e.g., host 111). For instance, host 111 and/or sensing circuitry 150 may be limited to performing only certain logical operations and/or a certain number of logical operations.


Enabling an I/O line can include enabling (e.g., turning on) a transistor having a gate coupled to a decode signal (e.g., a column decode signal) and a source/drain coupled to the I/O line. However, embodiments are not limited to performing logical operations using sensing circuitry (e.g., 150) without enabling column decode lines of the array. Whether or not local I/O lines are used in association with performing logical operations via sensing circuitry 150, the local I/O line(s) may be enabled in order to transfer a result to a suitable location other than back to the array 130 (e.g., to an external register).



FIG. 2 is a schematic diagram illustrating a portion of a memory device in accordance with a number of embodiments of the present disclosure. The sensing component 250 represents one of a number of sensing components that can correspond to sensing circuitry 150 shown in FIG. 1.


In the example shown in FIG. 2, the memory array 230 is a DRAM array of 1T1C (one transistor one capacitor) memory cells in which a transistor serves as the access device and a capacitor serves as the storage element; although other embodiments of configurations can be used (e.g., 2T2C with two transistors and two capacitors per memory cell). In this example, a first memory cell comprises transistor 202-1 and capacitor 203-1, and a second memory cell comprises transistor 202-2 and capacitor 203-2, etc. In a number of embodiments, the memory cells may be destructive read memory cells (e.g., reading the data stored in the cell destroys the data such that the data originally stored in the cell is refreshed after being read).


The cells of the memory array 230 can be arranged in rows coupled by access lines 204-X (Row X), 204-Y (Row Y), etc., and columns coupled by pairs of complementary sense lines (e.g., digit lines 205-1 labelled DIGIT(n) and 205-2 labelled DIGIT(n) in FIG. 2). Although only one pair of complementary digit lines are shown in FIG. 2, embodiments of the present disclosure are not so limited, and an array of memory cells can include additional columns of memory cells and digit lines (e.g., 4,096, 8,192, 16,384, etc.).


Memory cells can be coupled to different digit lines and word lines. For instance, in this example, a first source/drain region of transistor 202-1 is coupled to digit line 205-1, a second source/drain region of transistor 202-1 is coupled to capacitor 203-1, and a gate of transistor 202-1 is coupled to word line 204-Y. A first source/drain region of transistor 202-2 is coupled to digit line 205-2, a second source/drain region of transistor 202-2 is coupled to capacitor 203-2, and a gate of transistor 202-2 is coupled to word line 204-X. A cell plate, as shown in FIG. 2, can be coupled to each of capacitors 203-1 and 203-2. The cell plate can be a common node to which a reference voltage (e.g., ground) can be applied in various memory array configurations.


The digit lines 205-1 and 205-2 of memory array 230 are coupled to sensing component 250 in accordance with a number of embodiments of the present disclosure. In this example, the sensing component 250 comprises a sense amplifier 206 and a compute component 231 corresponding to a respective column of memory cells (e.g., coupled to a respective pair of complementary digit lines). The sense amplifier 206 is coupled to the pair of complementary digit lines 205-1 and 205-2. The compute component 231 is coupled to the sense amplifier 206 via pass gates 207-1 and 207-2. The gates of the pass gates 207-1 and 207-2 can be coupled to selection logic 213.


The selection logic 213 can include pass gate logic for controlling pass gates that couple the pair of complementary digit lines un-transposed between the sense amplifier 206 and the compute component 231 and swap gate logic for controlling swap gates that couple the pair of complementary digit lines transposed between the sense amplifier 206 and the compute component 231. The selection logic 213 can be coupled to the pair of complementary digit lines 205-1 and 205-2 and configured to perform logical operations on data stored in array 230. For instance, the selection logic 213 can be configured to control continuity of (e.g., turn on/turn off) pass gates 207-1 and 207-2 based on a selected logical operation that is being performed.


The sense amplifier 206 can be operated to determine a data value (e.g., logic state) stored in a selected memory cell. The sense amplifier 206 can comprise a cross coupled latch 215 (e.g., gates of a pair of transistors, such as n-channel transistors 227-1 and 227-2 are cross coupled with the gates of another pair of transistors, such as p-channel transistors 229-1 and 229-2), which can be referred to herein as a primary latch. However, embodiments are not limited to this example.


In operation, when a memory cell is being sensed (e.g., read), the voltage on one of the digit lines 205-1 or 205-2 will be slightly greater than the voltage on the other one of digit lines 205-1 or 205-2. An ACT signal and an RNL* signal can be driven low to enable (e.g., fire) the sense amplifier 206. The digit line 205-1 or 205-2 having the lower voltage will turn on one of the transistors 229-1 or 229-2 to a greater extent than the other of transistors 229-1 or 229-2, thereby driving high the digit line 205-1 or 205-2 having the higher voltage to a greater extent than the other digit line 205-1 or 205-2 is driven high.


Similarly, the digit line 205-1 or 205-2 having the higher voltage will turn on one of the transistors 227-1 or 227-2 to a greater extent than the other of the transistors 227-1 or 227-2, thereby driving low the digit line 205-1 or 205-2 having the lower voltage to a greater extent than the other digit line 205-1 or 205-2 is driven low. As a result, after a short delay, the digit line 205-1 or 205-2 having the slightly greater voltage is driven to the voltage of the supply voltage Vcc through a source transistor, and the other digit line 205-1 or 205-2 is driven to the voltage of the reference voltage (e.g., ground) through a sink transistor. Therefore, the cross coupled transistors 227-1 and 227-2 and transistors 229-1 and 229-2 serve as a sense amplifier pair, which amplify the differential voltage on the digit lines 205-1 and 205-2 and operate to latch a data value sensed from the selected memory cell.


Embodiments are not limited to the sensing component configuration illustrated in FIG. 2. As an example, the sense amplifier 206 can be a current-mode sense amplifier and/or a single-ended sense amplifier (e.g., sense amplifier coupled to one digit line). Also, embodiments of the present disclosure are not limited to a folded digit line architecture such as that shown in FIG. 2.


As described further below, the sensing component 250 can be one of a plurality of sensing components selectively coupled to a shared I/O line. As such, the sensing component 250 can be used in association with reversing data stored in memory in accordance with a number of embodiments of the present disclosure.


In this example, the sense amplifier 206 includes equilibration circuitry 214, which can be configured to equilibrate the digit lines 205-1 and 205-2. The equilibration circuitry 214 comprises a transistor 224 coupled between digit lines 205-1 and 205-2. The equilibration circuitry 214 also comprises transistors 225-1 and 225-2 each having a first source/drain region coupled to an equilibration voltage (e.g., VDD/2), where VDD is a supply voltage associated with the array. A second source/drain region of transistor 225-1 is coupled to digit line 205-1, and a second source/drain region of transistor 225-2 is coupled to digit line 205-2. Gates of transistors 224, 225-1, and 225-2 can be coupled together and to an equilibration (EQ) control signal line 226. As such, activating EQ enables the transistors 224, 225-1, and 225-2, which effectively shorts digit lines 205-1 and 205-2 together and to the equilibration voltage (e.g., VDD/2). Although FIG. 2 shows sense amplifier 206 comprising the equilibration circuitry 214, embodiments are not so limited, and the equilibration circuitry 214 may be implemented discretely from the sense amplifier 206, implemented in a different configuration than that shown in FIG. 2, or not implemented at all.


As shown in FIG. 2, the compute component 231 can also comprise a latch, which can be referred to herein as a secondary latch 264. The secondary latch 264 can be configured and operated in a manner similar to that described above with respect to the primary latch 215, with the exception that the pair of cross coupled p-channel transistors (e.g., PMOS transistors) included in the secondary latch can have their respective sources coupled to a supply voltage (e.g., VDD), and the pair of cross coupled n-channel transistors (e.g., NMOS transistors) of the secondary latch can have their respective sources selectively coupled to a reference voltage (e.g., ground), such that the secondary latch is continuously enabled. The configuration of the compute component 231 is not limited to that shown in FIG. 2, and various other embodiments are feasible.



FIG. 3 is a schematic diagram illustrating circuitry portion of a memory device in accordance with a number of embodiments of the present disclosure. FIG. 3 shows a sense amplifier 306 coupled to a pair of complementary sense lines 305-1 and 305-2, logical operation select logic 313, and a compute component 331 coupled to the sense amplifier 306 via pass gates 307-1 and 307-2. The sense amplifier 306 shown in FIG. 3 can correspond to sense amplifier 206 shown in FIG. 2. The compute component 331 shown in FIG. 3 can correspond to sensing circuitry, including compute component, 150 in FIG. 1. The logical operation selection logic 313 shown in FIG. 3 can correspond to logical operation selection logic 213 shown in FIG. 2. The gates of the pass gates 307-1 and 307-2 can be controlled by a logical operation selection logic 313 signal, (e.g., Pass). For example, an output of the logical operation selection logic 313 can be coupled to the gates of the pass gates 307-1 and 307-2. Further, the compute component 331 can comprise a loadable shift register configured to shift data values left and right.


According to the embodiment illustrated in FIG. 3, the compute components 331 can comprise respective stages (e.g., shift cells) of a loadable shift register configured to shift data values left and right. For example, as illustrated in FIG. 3, each compute component 331 (e.g., stage) of the shift register comprises a pair of right-shift transistors 381 and 386, a pair of left-shift transistors 389 and 390, and a pair of inverters 387 and 388. The signals PHASE 1R, PHASE 2R, PHASE 1L, and PHASE 2L can be applied to respective control lines 382, 383, 391 and 392 to enable/disable feedback on the latches of the corresponding compute components 331 in association with performing logical operations and/or shifting data in accordance with embodiments described herein.


The sensing circuitry shown in FIG. 3 shows operation selection logic 313 coupled to a number of logic selection control input control lines, including ISO, TF, TT, FT, and FF. Selection of a logical operation from a plurality of logical operations is determined from the condition of logic selection control signals on the logic selection control input lines, as well as the data values present on the pair of complementary sense lines 305-1 and 305-2 when isolation transistors 350-1 and 350-2 are enabled via an ISO control signal being asserted.


According to various embodiments, the operation selection logic 313 can include four logic selection transistors: logic selection transistor 362 coupled between the gates of the swap transistors 342 and a TF signal control line, logic selection transistor 352 coupled between the gates of the pass gates 307-1 and 307-2 and a TT signal control line, logic selection transistor 354 coupled between the gates of the pass gates 307-1 and 307-2 and a FT signal control line, and logic selection transistor 364 coupled between the gates of the swap transistors 342 and a FF signal control line. Gates of logic selection transistors 362 and 352 are coupled to the true sense line through isolation transistor 350-1 (having a gate coupled to an ISO signal control line). Gates of logic selection transistors 364 and 354 are coupled to the complementary sense line through isolation transistor 350-2 (also having a gate coupled to an ISO signal control line).


Data values present on the pair of complementary sense lines 305-1 and 305-2 can be loaded into the compute component 331 via the pass gates 307-1 and 307-2. The compute component 331 can comprise a loadable shift register. When the pass gates 307-1 and 307-2 are OPEN, data values on the pair of complementary sense lines 305-1 and 305-2 are passed to the compute component 331 and thereby loaded into the loadable shift register. The data values on the pair of complementary sense lines 305-1 and 305-2 can be the data value stored in the sense amplifier 306 when the sense amplifier is fired. In this example, the logical operation selection logic signal, Pass, is high to OPEN the pass gates 307-1 and 307-2.


The ISO, TF, TT, FT, and FF control signals can operate to select a logical function to implement based on the data value (“B”) in the sense amplifier 306 and the data value (“A”) in the compute component 331. In particular, the ISO, TF, TT, FT, and FF control signals are configured to select the logical function to implement independent from the data value present on the pair of complementary sense lines 305-1 and 305-2 (although the result of the implemented logical operation can be dependent on the data value present on the pair of complementary sense lines 305-1 and 305-2. For example, the ISO, TF, TT, FT, and FF control signals select the logical operation to implement directly since the data value present on the pair of complementary sense lines 305-1 and 305-2 is not passed through logic to operate the gates of the pass gates 307-1 and 307-2.


Additionally, FIG. 3 shows swap transistors 342 configured to swap the orientation of the pair of complementary sense lines 305-1 and 305-2 between the sense amplifier 306 and the compute component 331. When the swap transistors 342 are OPEN, data values on the pair of complementary sense lines 305-1 and 305-2 on the sense amplifier 306 side of the swap transistors 342 are oppositely-coupled to the pair of complementary sense lines 305-1 and 305-2 on the compute component 331 side of the swap transistors 342, and thereby loaded into the loadable shift register of the compute component 331.


The logical operation selection logic 313 signal Pass can be activated (e.g., high) to OPEN the pass gates 307-1 and 307-2 (e.g., conducting) when the ISO control signal line is activated and either the TT control signal is activated (e.g., high) with data value on the true sense line is “1” or the FT control signal is activated (e.g., high) with the data value on the complement sense line is “1.”


The data value on the true sense line being a “1” OPENs logic selection transistors 352 and 362. The data value on the complimentary sense line being a “1” OPENs logic selection transistors 354 and 364. If the ISO control signal or either the respective TT/FT control signal or the data value on the corresponding sense line (e.g., sense line to which the gate of the particular logic selection transistor is coupled) is not high, then the pass gates 307-1 and 307-2 will not be OPENed by a particular logic selection transistor.


The logical operation selection logic signal Pass* can be activated (e.g., high) to OPEN the swap transistors 342 (e.g., conducting) when the ISO control signal line is activated and either the TF control signal is activated (e.g., high) with data value on the true sense line is “1,” or the FF control signal is activated (e.g., high) with the data value on the complement sense line is “1.” If either the respective control signal or the data value on the corresponding sense line (e.g., sense line to which the gate of the particular logic selection transistor is coupled) is not high, then the swap transistors 342 will not be OPENed by a particular logic selection transistor.


The Pass* control signal is not necessarily complementary to the Pass control signal. It is possible for the Pass and Pass* control signals to both be activated or both be deactivated at the same time. However, activation of both the Pass and Pass* control signals at the same time shorts the pair of complementary sense lines together, which may be a disruptive configuration to be avoided.


The sensing circuitry illustrated in FIG. 3 is configured to select one of a plurality of logical operations to implement directly from the four logic selection control signals (e.g., logical operation selection is not dependent on the data value present on the pair of complementary sense lines). Some combinations of the logic selection control signals can cause both the pass gates 307-1 and 307-2 and swap transistors 342 to be OPEN at the same time, which shorts the pair of complementary sense lines 305-1 and 305-2 together. According to a number of embodiments of the present disclosure, the logical operations which can be implemented by the sensing circuitry illustrated in FIG. 3 can be the logical operations summarized in the logic tables shown in FIG. 4.



FIG. 4 is a logic table illustrating selectable logic operation results implemented using the circuitry shown in FIG. 3 in accordance with a number of embodiments of the present disclosure. The four logic selection control signals (e.g., TF, TT, FT, and FF), in conjunction with a particular data value present on the complementary sense lines, can be used to select one of plural logical operations to implement involving the starting data values stored in the sense amplifier 306 and compute component 331. The four control signals, in conjunction with a particular data value present on the complementary sense lines, controls the continuity of the pass gates 307-1 and 307-2 and swap transistors 342, which in turn affects the data value in the compute component 331 and/or sense amplifier 306 before/after firing. The capability to selectably control continuity of the swap transistors 342 facilitates implementing logical operations involving inverse data values (e.g., inverse operands and/or inverse result), among others.


Logic Table 4-1 illustrated in FIG. 4 shows the starting data value stored in the compute component 331 shown in column A at 444, and the starting data value stored in the sense amplifier 306 shown in column B at 445. The other 3 column headings in Logic Table 4-1 refer to the continuity of the pass gates 307-1 and 307-2, and the swap transistors 342, which can respectively be controlled to be OPEN or CLOSED depending on the state of the four logic selection control signals (e.g., TF, TT, FT, and FF), in conjunction with a particular data value present on the pair of complementary sense lines 305-1 and 305-2. The “Not Open” column corresponds to the pass gates 307-1 and 307-2 and the swap transistors 342 both being in a non-conducting condition, the “Open True” corresponds to the pass gates 307-1 and 307-2 being in a conducting condition, and the “Open Invert” corresponds to the swap transistors 342 being in a conducting condition. The configuration corresponding to the pass gates 307-1 and 307-2 and the swap transistors 342 both being in a conducting condition is not reflected in Logic Table 4-1 since this results in the sense lines being shorted together.


Via selective control of the continuity of the pass gates 307-1 and 307-2 and the swap transistors 342, each of the three columns of the upper portion of Logic Table 4-1 can be combined with each of the three columns of the lower portion of Logic Table 4-1 to provide 3×3=9 different result combinations, corresponding to nine different logical operations, as indicated by the various connecting paths shown at 475. The nine different selectable logical operations that can be implemented by the sensing circuitry (e.g., 150 in FIG. 1) are summarized in Logic Table 4-2 illustrated in FIG. 4, including an XOR logical operation.


The columns of Logic Table 4-2 illustrated in FIG. 4 show a heading 480 that includes the state of logic selection control signals. For example, the state of a first logic selection control signal is provided in row 476, the state of a second logic selection control signal is provided in row 477, the state of a third logic selection control signal is provided in row 478, and the state of a fourth logic selection control signal is provided in row 479. The particular logical operation corresponding to the results is summarized in row 447.


While example embodiments including various combinations and configurations of sensing circuitry, sense amplifiers, compute component, dynamic latches, isolation devices, and/or shift circuitry have been illustrated and described herein, embodiments of the present disclosure are not limited to those combinations explicitly recited herein. Other combinations and configurations of the sensing circuitry, sense amplifiers, compute component, dynamic latches, isolation devices, and/or shift circuitry disclosed herein are expressly included within the scope of this disclosure.


Although specific embodiments have been illustrated and described herein, those of ordinary skill in the art will appreciate that an arrangement calculated to achieve the same results can be substituted for the specific embodiments shown. This disclosure is intended to cover adaptations or variations of one or more embodiments of the present disclosure. It is to be understood that the above description has been made in an illustrative fashion, and not a restrictive one. Combination of the above embodiments, and other embodiments not specifically described herein will be apparent to those of skill in the art upon reviewing the above description. The scope of the one or more embodiments of the present disclosure includes other applications in which the above structures and methods are used. Therefore, the scope of one or more embodiments of the present disclosure should be determined with reference to the appended claims, along with the full range of equivalents to which such claims are entitled.


In the foregoing Detailed Description, some features are grouped together in a single embodiment for the purpose of streamlining the disclosure. This method of disclosure is not to be interpreted as reflecting an intention that the disclosed embodiments of the present disclosure have to use more features than are expressly recited in each claim. Rather, as the following claims reflect, inventive subject matter lies in less than all features of a single disclosed embodiment. Thus, the following claims are hereby incorporated into the Detailed Description, with each claim standing on its own as a separate embodiment.

Claims
  • 1. An apparatus, comprising: a host; anda controller, wherein the controller is configured to: generate a command corresponding to performance of a bit vector operation; andperform an operation to translate a virtual address associated with the command to a physical address associated with the command for performance of a memory operation performed within circuitry external to the host prior to transferring the command to the circuitry external to the host via an interface comprising a sideband channel that is separate from a memory interface used to transfer commands between the host and the circuitry external to the host.
  • 2. The apparatus of claim 1, wherein: the circuitry external to the host comprises a memory device, andthe controller is configured to transfer the command via the sideband channel to the memory device, andthe memory device is configured to execute the command.
  • 3. The apparatus of claim 1, wherein the controller is configured to generate the command corresponding to performance of the bit vector operation subsequent to performance of the operation to translate the virtual address associated with the command to the physical address associated with the command.
  • 4. The apparatus of claim 1, wherein the memory operation comprises a processing in memory (PIM) operation.
  • 5. The apparatus of claim 1, wherein the controller is further configured to: decode, as part of generation of the command, an instruction into a function call associated with performing a processing in memory (PIM) operation; andtransfer the function call to the circuitry external to the host.
  • 6. The apparatus of claim 1, wherein: the circuitry external to the host comprises a memory device including an array of memory cells, andthe controller is further configured to generate instructions to control timing of operations for the array of memory cells.
  • 7. The apparatus of claim 1, wherein the controller is further configured to: generate a logical operation command; andperform an operation to translate a virtual address associated with the logical operation command to a physical address associated with the logical operation command.
  • 8. An apparatus, comprising: an array of memory cells;sensing circuitry coupled to the array; andcontrol circuitry comprising timing circuitry and timing management circuitry coupled to the array and sensing circuitry, wherein the control circuitry is configured to: receive a logical operation command or a composite operation command, or both, via an interface comprising a sideband channel to enable performance of a bit vector operation performed using the sensing circuitry, wherein:a virtual address associated with the logical operation command or the composite operation command, or both, has been translated to a physical address prior to receipt of the logical operation command or the composite operation command, or both, by the control circuitry.
  • 9. The apparatus of claim 8, wherein the control circuitry is further configured to control timing of operations for the array of memory cells.
  • 10. The apparatus of claim 8, wherein the control circuitry is further configured to perform a data alignment operation on data stored in the memory array prior to performance of a bit vector operation performed using the sensing circuitry.
  • 11. The apparatus of claim 8, wherein the control circuitry resides on a memory device, and wherein the control circuitry is further configured to control execution of dynamic random-access memory (DRAM) commands received via a control bus separate from the sideband channel.
  • 12. The apparatus of claim 8, further comprising a host computing device coupled to the apparatus, wherein the host computing device includes circuitry to perform logical to physical address resolution for the logical operation command or the composite operation command, or both.
  • 13. The apparatus of claim 8, wherein: the array of memory cells is a dynamic random access memory (DRAM) array, andthe control circuitry is separate from double data rate (DDR) registers used to control read and write DRAM access requests for the array of memory cells.
  • 14. The apparatus of claim 8, wherein the control circuitry resides on memory device coupled to a host, and wherein the host comprises circuitry configured to: perform a scalar operation corresponding to the bit vector operation performed by the memory device; andsend corresponding composite operations or logical operations, or both to the control circuitry in association with performing the bit vector operation.
  • 15. A method, comprising: generating a command at a host; andperforming, by the host, an operation to translate a virtual address associated with the command to a physical address associated with the command for performance of a processing in memory (PIM) operation prior to transferring the command to circuitry external to the host via an interface comprising a sideband channel that is separate from a memory interface used to transfer commands between the host and the circuitry external to the host.
  • 16. The method of claim 15, further comprising: generating, by the host, a logical operation command; andperforming, by the host, logical to physical address resolution for the logical operation command for processing in the PIM operation.
  • 17. The method of claim 15, further comprising generating, by the host, a command corresponding to performance of a bit vector operation involving the circuitry external to the host.
  • 18. The method of claim 15, wherein the memory interface used to transfer commands between the host and the circuitry external to the host comprises a double data rate (DDR) channel used to control read and write dynamic random-access memory (DRAM) commands for the circuitry external to the host.
  • 19. The method of claim 15, wherein the command corresponds to performance of a bit vector operation performed as part of performing the PIM operation by the circuitry external to the host.
  • 20. The method of claim 15, further comprising: transferring the command to a control circuitry of a memory device couplable to the host; andinitiating, by the control circuitry of the memory device, the PIM operation in response to receipt of the command.
PRIORITY INFORMATION

This application is a Continuation of U.S. application Ser. No. 16/852,149, filed Apr. 17, 2020, which issues as U.S. Pat. No. 11,163,495 on Nov. 2, 2021, which is a Continuation of U.S. application Ser. No. 16/208,241, filed Dec. 3, 2018, which issued as U.S. Pat. No. 10,628,085 on Apr. 21, 2020, which is a Continuation of U.S. application Ser. No. 15/693,378, filed Aug. 31, 2017, which issued as U.S. Pat. No. 10,416,927 on Sep. 17, 2019, the contents of which are included herein by reference.

US Referenced Citations (335)
Number Name Date Kind
4380046 Fung Apr 1983 A
4435792 Bechtolsheim Mar 1984 A
4435793 Ochii Mar 1984 A
4727474 Batcher Feb 1988 A
4843264 Galbraith Jun 1989 A
4958378 Bell Sep 1990 A
4977542 Matsuda et al. Dec 1990 A
5023838 Herbert Jun 1991 A
5034636 Reis et al. Jul 1991 A
5201039 Sakamura Apr 1993 A
5210850 Kelly et al. May 1993 A
5253308 Johnson Oct 1993 A
5276643 Hoffmann et al. Jan 1994 A
5325519 Long et al. Jun 1994 A
5367488 An Nov 1994 A
5379257 Matsumura et al. Jan 1995 A
5386379 Ali-Yahia et al. Jan 1995 A
5398213 Yeon et al. Mar 1995 A
5440482 Davis Aug 1995 A
5446690 Tanaka et al. Aug 1995 A
5473576 Matsui Dec 1995 A
5481500 Reohr et al. Jan 1996 A
5485373 Davis et al. Jan 1996 A
5506811 McLaury Apr 1996 A
5615404 Knoll et al. Mar 1997 A
5638128 Hoogenboom Jun 1997 A
5638317 Tran Jun 1997 A
5654936 Cho Aug 1997 A
5678021 Pawate et al. Oct 1997 A
5724291 Matano Mar 1998 A
5724366 Furutani Mar 1998 A
5751987 Mahant-Shetti et al. May 1998 A
5787458 Miwa Jul 1998 A
5854636 Watanabe et al. Dec 1998 A
5867429 Chen et al. Feb 1999 A
5870504 Nemoto et al. Feb 1999 A
5915084 Wendell Jun 1999 A
5935263 Keeth et al. Aug 1999 A
5986942 Sugibayashi Nov 1999 A
5991209 Chow Nov 1999 A
5991785 Alidina et al. Nov 1999 A
6005799 Rao Dec 1999 A
6009020 Nagata Dec 1999 A
6092186 Betker et al. Jul 2000 A
6122211 Morgan et al. Sep 2000 A
6125071 Kohno et al. Sep 2000 A
6134164 Lattimore et al. Oct 2000 A
6147514 Shiratake Nov 2000 A
6151244 Fujino et al. Nov 2000 A
6157578 Brady Dec 2000 A
6163862 Adams et al. Dec 2000 A
6166942 Vo et al. Dec 2000 A
6172918 Hidaka Jan 2001 B1
6175514 Henderson Jan 2001 B1
6181698 Hariguchi Jan 2001 B1
6185664 Jeddeloh Feb 2001 B1
6208544 Beadle et al. Mar 2001 B1
6226215 Yoon May 2001 B1
6301153 Takeuchi et al. Oct 2001 B1
6301164 Manning et al. Oct 2001 B1
6304477 Naji Oct 2001 B1
6389507 Sherman May 2002 B1
6418498 Martwick Jul 2002 B1
6466499 Blodgett Oct 2002 B1
6510098 Taylor Jan 2003 B1
6563754 Lien et al. May 2003 B1
6578058 Nygaard Jun 2003 B1
6731542 Le et al. May 2004 B1
6754746 Leung et al. Jun 2004 B1
6768679 Le et al. Jul 2004 B1
6807614 Chung Oct 2004 B2
6816422 Hamade et al. Nov 2004 B2
6819612 Achter Nov 2004 B1
6894549 Eliason May 2005 B2
6943579 Hazanchuk et al. Sep 2005 B1
6948056 Roth et al. Sep 2005 B1
6950771 Fan et al. Sep 2005 B1
6950898 Merritt et al. Sep 2005 B2
6956770 Khalid et al. Oct 2005 B2
6961272 Schreck Nov 2005 B2
6965648 Smith et al. Nov 2005 B1
6985394 Kim Jan 2006 B2
6987693 Cernea et al. Jan 2006 B2
7020017 Chen et al. Mar 2006 B2
7028170 Saulsbury Apr 2006 B2
7045834 Tran et al. May 2006 B2
7054178 Shiah et al. May 2006 B1
7061817 Raad et al. Jun 2006 B2
7079407 Dimitrelis Jul 2006 B1
7173857 Kato et al. Feb 2007 B2
7184346 Raszka et al. Feb 2007 B1
7187585 Li et al. Mar 2007 B2
7196928 Chen Mar 2007 B2
7260565 Lee et al. Aug 2007 B2
7260672 Garney Aug 2007 B2
7372715 Han May 2008 B2
7400532 Aritome Jul 2008 B2
7406494 Magee Jul 2008 B2
7447720 Beaumont Nov 2008 B2
7454451 Beaumont Nov 2008 B2
7457181 Lee et al. Nov 2008 B2
7535769 Cernea May 2009 B2
7546438 Chung Jun 2009 B2
7562198 Noda et al. Jul 2009 B2
7574466 Beaumont Aug 2009 B2
7602647 Li et al. Oct 2009 B2
7663928 Tsai et al. Feb 2010 B2
7685365 Rajwar et al. Mar 2010 B2
7692466 Ahmadi Apr 2010 B2
7752417 Manczak et al. Jul 2010 B2
7791962 Noda et al. Sep 2010 B2
7796453 Riho et al. Sep 2010 B2
7805587 Van Dyke et al. Sep 2010 B1
7808854 Takase Oct 2010 B2
7827372 Bink et al. Nov 2010 B2
7869273 Lee et al. Jan 2011 B2
7898864 Dong Mar 2011 B2
7924628 Danon et al. Apr 2011 B2
7937535 Ozer et al. May 2011 B2
7957206 Bauser Jun 2011 B2
7979667 Allen et al. Jul 2011 B2
7996749 Ding et al. Aug 2011 B2
3042082 Solomon Oct 2011 A1
8045391 Mokhlesi Oct 2011 B2
8059438 Chang et al. Nov 2011 B2
8095825 Hirotsu et al. Jan 2012 B2
8117462 Snapp et al. Feb 2012 B2
8164942 Gebara et al. Apr 2012 B2
8208328 Hong Jun 2012 B2
8213248 Moon et al. Jul 2012 B2
8223568 Seo Jul 2012 B2
8238173 Akerib et al. Aug 2012 B2
8274841 Shimano et al. Sep 2012 B2
8279683 Klein Oct 2012 B2
8310884 Iwai et al. Nov 2012 B2
8332367 Bhattacherjee et al. Dec 2012 B2
8339824 Cooke Dec 2012 B2
8339883 Yu et al. Dec 2012 B2
8347154 Bahali et al. Jan 2013 B2
8351292 Matano Jan 2013 B2
8356144 Hessel et al. Jan 2013 B2
8417921 Gonion et al. Apr 2013 B2
8462532 Argyres Jun 2013 B1
8484276 Carlson et al. Jul 2013 B2
8495438 Roine Jul 2013 B2
8503250 Demone Aug 2013 B2
8526239 Kim Sep 2013 B2
8533245 Cheung Sep 2013 B1
8555037 Gonion Oct 2013 B2
8599613 Abiko et al. Dec 2013 B2
8605015 Guttag et al. Dec 2013 B2
8625376 Jung et al. Jan 2014 B2
8644101 Jun et al. Feb 2014 B2
8650232 Stortz et al. Feb 2014 B2
8873272 Lee Oct 2014 B2
8964496 Manning Feb 2015 B2
8971124 Manning Mar 2015 B1
9015390 Klein Apr 2015 B2
9047193 Lin et al. Jun 2015 B2
9165023 Moskovich et al. Oct 2015 B2
9274712 Feldman Mar 2016 B2
9659605 Zawodny et al. May 2017 B1
9659610 Hush May 2017 B1
9697876 Tiwari et al. Jul 2017 B1
10120740 Lea et al. Nov 2018 B2
20010007112 Porterfield Jul 2001 A1
20010008492 Higashiho Jul 2001 A1
20010010057 Yamada Jul 2001 A1
20010028584 Nakayama et al. Oct 2001 A1
20010043089 Forbes et al. Nov 2001 A1
20020059355 Peleg et al. May 2002 A1
20020122332 Kim Sep 2002 A1
20030167426 Slobodnik Sep 2003 A1
20030222879 Lin et al. Dec 2003 A1
20040073592 Kim et al. Apr 2004 A1
20040073773 Demjanenko Apr 2004 A1
20040085840 Vali et al. May 2004 A1
20040095826 Perner May 2004 A1
20040154002 Ball et al. Aug 2004 A1
20040205289 Srinivasan Oct 2004 A1
20040240251 Nozawa et al. Dec 2004 A1
20050015557 Wang et al. Jan 2005 A1
20050078514 Scheuerlein et al. Apr 2005 A1
20050097417 Agrawal et al. May 2005 A1
20050283546 Huppenthal et al. Dec 2005 A1
20060047937 Selvaggi et al. Mar 2006 A1
20060069849 Rudelic Mar 2006 A1
20060146623 Mizuno et al. Jul 2006 A1
20060149804 Luick et al. Jul 2006 A1
20060181917 Kang et al. Aug 2006 A1
20060215432 Wickeraad et al. Sep 2006 A1
20060225072 Lari et al. Oct 2006 A1
20060291282 Liu et al. Dec 2006 A1
20070103986 Chen May 2007 A1
20070171747 Hunter et al. Jul 2007 A1
20070180006 Gyoten et al. Aug 2007 A1
20070180184 Sakashita et al. Aug 2007 A1
20070195602 Fong et al. Aug 2007 A1
20070285131 Sohn Dec 2007 A1
20070285979 Turner Dec 2007 A1
20070291532 Tsuji Dec 2007 A1
20080025073 Arsovski Jan 2008 A1
20080037333 Kim et al. Feb 2008 A1
20080052711 Forin et al. Feb 2008 A1
20080137388 Krishnan et al. Jun 2008 A1
20080165601 Matick et al. Jul 2008 A1
20080178053 Gorman et al. Jul 2008 A1
20080180450 Dowling Jul 2008 A1
20080215937 Dreibelbis et al. Sep 2008 A1
20090067218 Graber Mar 2009 A1
20090154238 Lee Jun 2009 A1
20090154273 Borot et al. Jun 2009 A1
20090254697 Akerib Oct 2009 A1
20100067296 Li Mar 2010 A1
20100091582 Vali et al. Apr 2010 A1
20100095088 Vorbach Apr 2010 A1
20100110745 Jeddeloh et al. May 2010 A1
20100172190 Lavi et al. Jul 2010 A1
20100210076 Gruber et al. Aug 2010 A1
20100226183 Kim Sep 2010 A1
20100308858 Noda et al. Dec 2010 A1
20100318764 Greyzck Dec 2010 A1
20100332895 Billing et al. Dec 2010 A1
20110051523 Manabe et al. Mar 2011 A1
20110063919 Chandrasekhar et al. Mar 2011 A1
20110093662 Walker et al. Apr 2011 A1
20110103151 Kim et al. May 2011 A1
20110119467 Cadambi et al. May 2011 A1
20110122695 Li et al. May 2011 A1
20110140741 Zerbe et al. Jun 2011 A1
20110219260 Nobunaga et al. Sep 2011 A1
20110267883 Lee et al. Nov 2011 A1
20110317496 Bunce et al. Dec 2011 A1
20120005397 Lim et al. Jan 2012 A1
20120017039 Margetts Jan 2012 A1
20120023281 Kawasaki et al. Jan 2012 A1
20120113732 Sohn May 2012 A1
20120120705 Mitsubori et al. May 2012 A1
20120134216 Singh May 2012 A1
20120134225 Chow May 2012 A1
20120134226 Chow May 2012 A1
20120140540 Agam et al. Jun 2012 A1
20120182798 Hosono et al. Jul 2012 A1
20120195146 Jun et al. Aug 2012 A1
20120198310 Tran et al. Aug 2012 A1
20120246380 Akerib et al. Sep 2012 A1
20120265964 Murata et al. Oct 2012 A1
20120281486 Rao et al. Nov 2012 A1
20120303627 Keeton et al. Nov 2012 A1
20130003467 Klein Jan 2013 A1
20130061006 Hein Mar 2013 A1
20130107623 Kavalipurapu et al. May 2013 A1
20130117541 Choquette et al. May 2013 A1
20130124783 Yoon et al. May 2013 A1
20130132702 Patel et al. May 2013 A1
20130138646 Sirer et al. May 2013 A1
20130163362 Kim Jun 2013 A1
20130173888 Hansen et al. Jul 2013 A1
20130205114 Badam et al. Aug 2013 A1
20130219112 Okin et al. Aug 2013 A1
20130227361 Bowers et al. Aug 2013 A1
20130283122 Anholt et al. Oct 2013 A1
20130286705 Grover et al. Oct 2013 A1
20130326154 Haswell Dec 2013 A1
20130332707 Gueron et al. Dec 2013 A1
20140181380 Feldman et al. Jun 2014 A1
20140181417 Loh et al. Jun 2014 A1
20140185395 Seo Jul 2014 A1
20140215185 Danielsen Jul 2014 A1
20140244948 Walker et al. Aug 2014 A1
20140250279 Manning Sep 2014 A1
20140344934 Jorgensen Nov 2014 A1
20150029798 Manning Jan 2015 A1
20150042380 Manning Feb 2015 A1
20150063052 Manning Mar 2015 A1
20150078108 Cowles et al. Mar 2015 A1
20150100744 Mirichigni et al. Apr 2015 A1
20150120987 Wheeler Apr 2015 A1
20150134713 Wheeler May 2015 A1
20150270015 Murphy et al. Sep 2015 A1
20150279466 Manning Oct 2015 A1
20150324290 Leidel Nov 2015 A1
20150325272 Murphy Nov 2015 A1
20150356009 Wheeler et al. Dec 2015 A1
20150356022 Leidel et al. Dec 2015 A1
20150357007 Manning et al. Dec 2015 A1
20150357008 Manning et al. Dec 2015 A1
20150357011 Schaefer et al. Dec 2015 A1
20150357019 Wheeler et al. Dec 2015 A1
20150357020 Manning Dec 2015 A1
20150357021 Hush Dec 2015 A1
20150357022 Hush Dec 2015 A1
20150357023 Hush Dec 2015 A1
20150357024 Hush et al. Dec 2015 A1
20150357047 Tiwari Dec 2015 A1
20160062672 Wheeler Mar 2016 A1
20160062673 Tiwari Mar 2016 A1
20160062692 Finkbeiner et al. Mar 2016 A1
20160062733 Tiwari Mar 2016 A1
20160063284 Tiwari Mar 2016 A1
20160064045 La Fratta Mar 2016 A1
20160064047 Tiwari Mar 2016 A1
20160098208 Willcock Apr 2016 A1
20160098209 Leidel et al. Apr 2016 A1
20160110135 Wheeler et al. Apr 2016 A1
20160125919 Hush May 2016 A1
20160154596 Willcock et al. Jun 2016 A1
20160155482 La Fratta Jun 2016 A1
20160188250 Wheeler Jun 2016 A1
20160196142 Wheeler et al. Jul 2016 A1
20160196856 Tiwari et al. Jul 2016 A1
20160225422 Tiwari et al. Aug 2016 A1
20160246514 Nosaka et al. Aug 2016 A1
20160266873 Tiwari et al. Sep 2016 A1
20160266899 Tiwari Sep 2016 A1
20160267951 Tiwari Sep 2016 A1
20160292080 Leidel et al. Oct 2016 A1
20160306584 Zawodny et al. Oct 2016 A1
20160306614 Leidel et al. Oct 2016 A1
20160350230 Murphy Dec 2016 A1
20160365129 Willcock Dec 2016 A1
20160371033 La Fratta et al. Dec 2016 A1
20170052906 Lea Feb 2017 A1
20170123896 Baek et al. May 2017 A1
20170177498 Wilkes Jun 2017 A1
20170178701 Willcock et al. Jun 2017 A1
20170192844 Lea et al. Jul 2017 A1
20170228192 Willcock et al. Aug 2017 A1
20170235515 Lea et al. Aug 2017 A1
20170236564 Zawodny et al. Aug 2017 A1
20170242902 Crawford et al. Aug 2017 A1
20170243623 Kirsch et al. Aug 2017 A1
20180053545 Son Feb 2018 A1
20180246814 Jayasena et al. Aug 2018 A1
20190018597 Zhang et al. Jan 2019 A1
Foreign Referenced Citations (13)
Number Date Country
102141905 Aug 2011 CN
0214718 Mar 1987 EP
2026209 Feb 2009 EP
H0831168 Feb 1996 JP
2009259193 Mar 2015 JP
10-0211482 Aug 1999 KR
10-2010-0134235 Dec 2010 KR
10-2013-0049421 May 2013 KR
2001065359 Sep 2001 WO
2010079451 Jul 2010 WO
2013062596 May 2013 WO
2013081588 Jun 2013 WO
2013095592 Jun 2013 WO
Non-Patent Literature Citations (20)
Entry
Dybdahl, et al., “Destructive-Read in Embedded DRAM, Impact on Power Consumption,” Apr. 2006, (10 pgs.), vol. 2, Issue 2, Journal of Embedded Computing—Issues in embedded single-chip multicore architectures.
Kogge, et al., “Processing In Memory: Chips to Petaflops,” May 23, 1997, (8 pgs.), retrieved from: http://www.cs.ucf.edu/courses/cda5106/summer02/papers/kogge97PIM.pdf.
Draper, et al., “The Architecture of the DIVA Processing-In-Memory Chip,” Jun. 22-26, 2002, (12 pgs.), ICS '02, retrieved from: http://www.isi.edu/˜draper/papers/ics02.pdf.
Adibi, et al., “Processing-In-Memory Technology for Knowledge Discovery Algorithms,” Jun. 25, 2006, (10 pgs.), Proceeding of the Second International Workshop on Data Management on New Hardware, retrieved from: http://www.cs.cmu.edu/˜damon2006/pdf/adibi06inmemory.pdf.
U.S. Appl. No. 13/449,082, entitled, “Methods and Apparatus for Pattern Matching,” filed Apr. 17, 2012, (37 pgs.).
U.S. Appl. No. 13/743,686, entitled, “Weighted Search and Compare in a Memory Device,” filed Jan. 17, 2013, (25 pgs.).
U.S. Appl. No. 13/774,636, entitled, “Memory as a Programmable Logic Device,” filed Feb. 22, 2013, (30 pgs.).
U.S. Appl. No. 13/774,553, entitled, “Neural Network in a Memory Device,” filed Feb. 22, 2013, (63 pgs.).
U.S. Appl. No. 13/796,189, entitled, “Performing Complex Arithmetic Functions in a Memory Device,” filed Mar. 12, 2013, (23 pgs.).
International Search Report and Written Opinion for PCT Application No. PCT/US2013/043702, dated Sep. 26, 2013, (11 pgs.).
Pagiamtzis, et al., “Content-Addressable Memory (CAM) Circuits and Architectures: A Tutorial and Survey”, Mar. 2006, (16 pgs.), vol. 41, No. 3, IEEE Journal of Solid-State Circuits.
Pagiamtzis, Kostas, “Content-Addressable Memory Introduction”, Jun. 25, 2007, (6 pgs.), retrieved from: http://www.pagiamtzis.com/cam/camintro.
Debnath, Biplob, Bloomflash: Bloom Filter on Flash-Based Storage, 2011 31st Annual Conference on Distributed Computing Systems, Jun. 20-24, 2011, 10 pgs.
Derby, et al., “A High-Performance Embedded DSP Core with Novel SIMD Features”, Apr. 6-10, 2003, (4 pgs), vol. 2, pp. 301-304, 2003 IEEE International Conference on Accoustics, Speech, and Signal Processing.
“4.9.3 MINLOC and MAXLOC”, Jun. 12, 1995, (5pgs.), Message Passing Interface Forum 1.1, retrieved from http://www.mpi-forum.org/docs/mpi-1.1/mpi-11-html/node79.html.
Stojmenovic, “Multiplicative Circulant Networks Topological Properties and Communication Algorithms”, (25 pgs.), Discrete Applied Mathematics 77 (1997) 281-305.
Boyd et al., “On the General Applicability of Instruction-Set Randomization”, Jul.-Sep. 2010, (14 pgs.), vol. 7, Issue 3, IEEE Transactions on Dependable and Secure Computing.
Elliot, et al., “Computational RAM: Implementing Processors in Memory”, Jan.-Mar. 1999, (10 pgs.), vol. 16, Issue 1, IEEE Design and Test of Computers Magazine.
Li, et al., “Pinatubo: A Processing-in-Memory Architecture for Bulk Bitwise Operations in Emerging Non-Volatile Memories”, Jun. 9, 2016, (6 pgs.), Article No. 173, Proceedings of the 53rd Annual Design Automation Conference (DAC'16).
International Search Report and Written Opinion for related PCT Application No. PCT/US2018/047172, dated Dec. 24, 2018, 10 pages.
Related Publications (1)
Number Date Country
20220050635 A1 Feb 2022 US
Continuations (3)
Number Date Country
Parent 16852149 Apr 2020 US
Child 17453096 US
Parent 16208241 Dec 2018 US
Child 16852149 US
Parent 15693378 Aug 2017 US
Child 16208241 US