The present invention relates to reducing electronic component failures, and more particularly, to a method of conditioning tantalum capacitors to yield low failure rates, while avoiding severe failures for such components when used at full ratings.
Experience gained in the production of power supplies shows that tantalum capacitors exhibit a high failure rate, where the tantalum capacitors were used as an energy reservoir to supply controlled pulses of current to a load. Production failures can occur at system level testing, where a failure can prove to be quite costly, with a loss of production, and significant man-hours lost to repair and replace costly system parts.
Failure modes of interest for tantalum capacitors are low impedance paths, or even short circuits, between the capacitor's anode and cathode. The root-cause of the tantalum capacitor failures was found to be the initial application of voltage and/or pulsed current supplied to and from the capacitors.
Although tantalum capacitor failure modes and the root cause of such failures are well known, the high failure rates associated with these components appear to be accepted in OEM industry. The trend in manufacturing has been the use of finer powders to make tantalum capacitors, driven by a demand for smaller components. industry's response has been to de-rate capacitors. Thus, for example, early Mil Spec standards de-rated capacitor voltages by 70%; more recently, however, the de-rating level has been more typically at 50%. See MIL-HDBK-217F Notice 2, which can be found at www.weibull.com/knowledge/milhdbk.htm.
Prior to the testing and conditioning work described herein, there appeared to be no method for testing and conditioning tantalum capacitors to achieve a more robust device, beyond than that acknowledged by capacitor manufacturers. Present design practice in using tantalum capacitors in circuit designs calls for high de-rating factors, minimum circuit impedance (limit peak currents), and accepted failure rates that are too high for critical system design rates.
The present invention is a method of reducing the failure rate of tantalum capacitors, and, in particular, when used in circuit assemblies, such as power supply printed wiring assemblies, by detecting failures of the tantalum capacitors before the circuit assembly is placed in a system to avoid detection of the failure at system level.
In accordance with the method, each of the capacitors in a circuit assembly is subjected to the same conditioning level during testing by conducting the testing with the capacitors mounted in the circuit assembly. To condition the tantalum capacitors, surge currents are induced in the capacitors in a controlled manner as a means of “aging” the components to thereby produce tantalum capacitors that can be used without de-rating at low failure rates. The level of voltage, timing and current levels are set by the circuitry of the test. Preferably, the same circuit assemblies that are used in a system application are also used for the tantalum capacitor test circuit during the conditioning process.
The present invention is a method of reducing the failure rate of tantalum capacitors used in circuit assemblies by conditioning the capacitors in a “burn-in” tester for the purpose of screening the capacitors by detecting failures of the capacitors before the circuit assembly is placed in a system to thereby avoid failures at system level. The method of the present invention will be explained in terms of the tantalum capacitors used in a power supply module used as a subsystem in a system where high reliability is required. It should be understood, however, that the method is not limited to conditioning and screening tantalum capacitors used in a power supply assembly.
There can be multiple tantalum capacitors on a power supply assembly circuit card. Each of these capacitors is subjected to the same conditioning level during testing. Conditioning and testing of the tantalum capacitors is performed with the capacitors mounted on an assembled printed wire assembly.
To condition the tantalum capacitors, surge currents are induced in the capacitors in a controlled manner as a means of “aging” the components to thereby produce tantalum capacitors that can be used at without de-rating at low failure rates. The level of voltage, timing and current levels are set by the circuitry of the test and conditioning.
One approach that can be used to test and condition tantalum capacitors according to the present invention is to use the sub-system power supply circuit in which the capacitors are used as a burn-in test circuit for the capacitors.
Referring to the test circuit 10 shown in
Referring now to
The time for Pulse Period 2 extends from 60 seconds after the start of the test to 120 seconds after the start of the test. In this second time period, a second series of voltage pulses 28, occurring again at a frequency of preferably 12 kHz and having an on time of preferably 25%, are applied to gate 24 of FET Q1. The resultant switching of FET Q1 again produces a series of corresponding voltage pulses occurring at the source 21 of FET Q1 and at the anode 25 of tantalum capacitor DUT 12, resulting in the production of surge currents 30 through DUT 12 and FET Q1, again at a corresponding rate of 12 kHz, with a 50% Duty Cycle for a period of 15 seconds over the 60 seconds constituting Pulse Period 2. Here again, the peak surge current level through DUT 12 is again approximately 5 Amps. And, again, to provide thermal relief to circuit 10, a waiting period of 45 seconds is allowed to lapse before the initiation of Pulse Period 3 shown in
The time for Pulse Period 3 extends from 120 seconds after the start of the test to 180 seconds after the start of the test. In this third time period, a third series of voltage pulses 28, occurring once more at a frequency of preferably 12 kHz and having an on time of preferably 25%, are applied to gate 24 of FET Q1. The resultant switching of FET Q1 once more produces a series of corresponding voltage pulses occurring at the source 21 of FET Q1 and at the anode 25 of tantalum capacitor DUT 12, resulting again in the production of surge currents 30 through DUT 12 and FET Q1, again at a corresponding rate of 12 kHz, with a 50% Duty Cycle for a period of 15 seconds over the 60 seconds constituting Pulse Period 3. Once more, the peak surge current level through DUT 12 is approximately 5 Amps, and again, to provide thermal relief to circuit 10, a waiting period of 45 seconds is allowed to lapse before the initiation of next part of the capacitor testing shown in
The next part of the capacitor screening test process involves subjecting DUT 12 to leakage current measurements for purposes of grading DUT 12. The leakage current test is initiated at the end of Pulse Period 3, i.e., at 180 seconds, at which point, a DC voltage of 35VDC is applied to DUT 12 through switch S1 from a second DC voltage supply 32. During the leakage current test, Gate Drive circuit 20 does not apply voltages pulses 22 to the gate 24 of a FET Q1, such that FET Q1 is not conducting.
The DC voltage of 35VDC is applied to DUT 12 for a period of preferably 60 seconds. Thus, a time equal to 240 seconds leakage current measurements for DUT 12 are begun. The leakage current measurements are done preferably twice over the entire interval of 80 seconds beginning at a time of 180 seconds and ending at a time of 270 seconds. The leakage current level through DUT 12 is measured at least two times (minimum) over this entire interval, with measurements being recorded preferably first at 240 seconds and then again at 270 seconds. The leakage current test measurements are taken by measuring the voltage across a known value resistor R2 that is connected in series with DUT 12. Preferably, resistor R2 has a value of 10 k Ω. The voltage measurement is taken using a meter 34 shown in
Referring now to
Tantalum capacitor DUT 12 is considered to have a passing grade where (1) DUT 12 has a level of leakage current that is decreasing over time, based on the measurements taken at 240 seconds and 270 seconds; or (2) DUT 12 has a level of leakage current that is less than 2 uA at 270 seconds.
Passing grade results are reflected in curve 40 shown in
A failing grade result where DUT 12 has a level of leakage current that is increasing over time is reflected in curve 42 shown in
Early production data indicated that the failure rate of the power supply tantalum capacitors was 2%, as found during system level burn-in tests. Due to the large number of these capacitors used in a single system, the 2% capacitor failure rate translated to 20-50% of the system failures, with the result being costly damages to the system.
When performing the power supply tantalum capacitor conditioning test described above, the failure rate for the tantalum capacitors was found to be 2-5%. Thus, the failure rate of the capacitors was found to be higher at the printed wire assembly burn-in level, compared to that previously found at the system burn-in level. This suggests that the power supply tantalum capacitor conditioning process is more stressful than the actual application in which the tantalum capacitors are used, which offers a margin during the screen process.
Tracking of power supply tantalum capacitors that were processed through the power supply tantalum capacitor conditioning test described above indicated that the capacitors passed the infant mortality region, with a result of near zero system failures.
The conditioning process for tantalum capacitors can be used with any printed wire assemblies using tantalum capacitors. The process can be extended to the discrete component level to produce high reliability tantalum capacitors for printed wire assembly applications. The process can be used on both leaded and SMT components.
The process of the present invention, when used at the discrete component level, can produce a high quality, high capacitance device that can be used in applications that typically call for high capacitance ceramic capacitors, which typically cost 10-30 times the cost of tantalum capacitors, based on a per micro-farad basis. One possible conditioner and tester application includes Switched Mode Power Supplies.
While the invention has been described in connection with what is presently considered to be the most practical and preferred embodiment, it is to be understood that the invention is not to be limited to the disclosed embodiment, but on the contrary, is intended to cover various modifications and equivalent arrangements included within the spirit and scope of the appended claims.
Number | Name | Date | Kind |
---|---|---|---|
3268809 | Meyer | Aug 1966 | A |
3850764 | Herczog et al. | Nov 1974 | A |
3930993 | Best et al. | Jan 1976 | A |
3943439 | Raymond | Mar 1976 | A |
4067786 | Hilbert et al. | Jan 1978 | A |
4160284 | Deffeyes et al. | Jul 1979 | A |
4164455 | Aronson et al. | Aug 1979 | A |
4184112 | Cox | Jan 1980 | A |
4280270 | Escher et al. | Jul 1981 | A |
4330777 | McDuff | May 1982 | A |
4450049 | Nakata et al. | May 1984 | A |
4706375 | Bernard et al. | Nov 1987 | A |
4781802 | Fresia | Nov 1988 | A |
5882719 | Creasi, Jr. | Mar 1999 | A |
6054864 | Butts | Apr 2000 | A |
6127828 | Kamitani | Oct 2000 | A |
6687173 | Kang et al. | Feb 2004 | B2 |
6706059 | Harguth et al. | Mar 2004 | B2 |
6761728 | Harguth et al. | Jul 2004 | B2 |
20010047190 | Harguth et al. | Nov 2001 | A1 |
20020095186 | Harguth et al. | Jul 2002 | A1 |
20030020486 | Tsuchiya | Jan 2003 | A1 |
20040098058 | Harguth et al. | May 2004 | A1 |
20040186520 | Harguth et al. | Sep 2004 | A1 |
20040225327 | Norton et al. | Nov 2004 | A1 |
Number | Date | Country |
---|---|---|
1 129 003 | Oct 1968 | GB |
58 102173 | Jun 1983 | JP |
WO 0225294 | Mar 2002 | WO |
Number | Date | Country | |
---|---|---|---|
20080246492 A1 | Oct 2008 | US |