Processor array of N-dimensions which is physically reconfigurable into N-1

Information

  • Patent Grant
  • 5133073
  • Patent Number
    5,133,073
  • Date Filed
    Tuesday, May 29, 1990
    34 years ago
  • Date Issued
    Tuesday, July 21, 1992
    32 years ago
Abstract
A reconfigurable multi-dimensional processor array for processing multi-dimensionally structured data includes a plurality of processor cells arranged in N dimensions and having a plurality of N-1 dimensional processor subarrays. Each of the processor cells has 2N data signal ports operative for forming data signal paths for transmitting and receiving data to and from 2N adjacent processor cells or data communication devices. Each of the N-1 dimensional processor subarrays includes a selected group of processor cells coupled to fewer than 2N other processor cells or data communications devices. Each of the selected group of processor cells includes at least one uncoupled data signal port. An intermediary connection couples selected uncoupled data signal ports from at least a first N-1 dimensional processor subarray to selected uncoupled data signal ports from at least a second N-1 dimensional processor subarray, to form selected data signal paths between selected processor cells within the at least first and second N-1 dimensional processor subarrays.
Description

FIELD OF THE INVENTION
This invention relates to parallel processors and more particularly, to a multi-dimensional processor system.
BACKGROUND OF THE INVENTION
Natural phenomena such as electric and magnetic fields, fluid flow, sound waves, and heat flow are, at any given moment in time, represented as spatially distributed data in a three dimensional manner by a number or set of numbers whose indices represent spacial positioning along three mutually orthogonal axes. On occasion, a fourth dimension, namely time, must also be considered. To date, scientists and other computer users wishing to solve partial differential equations that involve spatially distributed data such as Poisson's or Maxwell's equations, have had limited data processing capabilities because prior art processors systems and processor arrays have been limited to one or two-dimensional architectures.
Prior art attempts at solving three-dimensional equations utilizing purely one or two-dimensional arrays have yielded processing systems requiring a large amount of "processor overhead" to calculate an index or address pointer to the second or third dimension of the spatial data which must be stored in memory and not in a processor. For example, in a traditional single processor computer, computing the Z or third dimension index requires up to three multiplications and two addition steps. On a two-dimensional computer, although the X and Y axes are directly accessible, the Z pointer must be calculated which still requires up to one multiplication and one addition.
Prior art attempts at dealing with three-dimensional data also include the utilization of an interconnection arrangement such as that disclosed in U.S. Pat. No. 4,814,973 in which routers may be instructed to switch data between processor cells in a fashion that mimics the behavior of a three-dimensional processor array. Routers, however, require a large amount of processor overhead to move data between the various processor cells. In addition, supporting control circuitry is required to perform the switching function. System throughput or bandwith is significantly compromised by the router overhead, and system cost and reliability are compromised due to the necessity of including the routers and associated control circuitry.
Additionally, dependent upon the data processing being performed, the problem space of a given system of equations may be reduced to fewer dimensions, in which case a large number of processor cells within the multi-dimensional processor array would be unutilized and would not serve to provide additional processors to enlarge the problem solving space in the required dimensions. Further, since developments in technology often preceed software development for a given array dimension, multi-dimensional processor arrays of 3 or more dimensions cannot utilize software developed to operate on processor arrays of fewer than 3 dimensions.
SUMMARY OF THE INVENTION
A reconfigurable multi-dimensional processor array is disclosed for processing data structured in one or more dimensions. In the event that one or more dimensions of the multi-dimensional array are unneeded, the array may be automatically reconfigured as an array having one or more fewer dimensions, to provide a larger number of physical processors in the required dimensions, thereby increasing the size of the problem space without adding additional physical processors.
Such a dimensionally reconfigurable processor array includes a plurality of processor cells arranged in N-dimensions and having a plurality of N-1 dimensional processor subarrays. Each of the processor cells includes 2N data signal ports, operative for transmitting and receiving data to and from 2N dimensionally adjacent processor cells or data communications devices. Each of the N-1 dimensional processor subarrays includes a number of processor cells coupled to 2N dimensionally adjacent processor cells or other data communications devices. Each N-1 dimensional processor subarray also includes a selected group of processor cells coupled to fewer than 2N processor cells or data communication devices, and having at least one uncoupled data signal port operable for transmitting and receiving data to and from at least one additional processor cell or data communication device. An intermediate member connects selected uncoupled data ports from at least a first N-1 dimensional processor subarray, to selected uncoupled data signal ports from a second N-1 dimensional processor subarray, thereby forming selected data signal paths between selected processor cells from at least first and second N-1 dimensional subarrays.





DESCRIPTION OF THE DRAWINGS
These and other features of the present invention will be better understood by reading the following detailed description of the invention, taking together with the drawings, wherein:
FIG. 1 is an illustration of a three-dimensional 3.times.3.times.4 processor array comprised of 36 processor cells;
FIG. 2 is a partially exploded view of the three-dimensional processor array of FIG. 1;
FIG. 3 is a representation of a four dimensional 3.times.3.times.4.times.4 processor array;
FIG. 4 is an illustration of the four dimensional array of FIG. 3 reconfigured as a three dimensional 6.times.6.times.4 array;
FIG. 5 is an illustration of a two dimensional 12.times.12 array reconfigured from the three dimensional array of FIG. 4; and
FIG. 6 is an illustration of the reconfiguration of the two dimensional array of FIG. 5 into a single dimension 144 cell array.





DETAILED DESCRIPTION OF THE INVENTION
The reconfigurable multi-dimensional processor array herein disclosed includes a multi-dimensional array, typically of three or more dimensions. Three dimensional processor array 10, FIG. 1, is a 3.times.3.times.4 array, comprised of (4) four, two dimensional 3.times.3 subarrays of processor cells 12, such as two dimensional subarrays 15-18.
Each processor cell of an N dimensional array includes 2N data signal ports operative for forming data signal paths for transmitting and receiving data to and from 2N adjacent other processor cells or data communication devices. In this example, each processor cell 12, FIG. 2, of each subarray such as subarray 16, shown in an exploded view includes six data signal ports 20a-20f which allow each processor cell to send and receive data to and from up to six adjacent processor cells or other data communication devices such as input/output devices.
Although each processor cell is adapted for transferring data to and from up to six adjacent other processor cells of data communication devices, not all processor cells are conceptually positioned adjacent to six processor cells. For example, a number of processor cells such as processor cells 12a are conceptually located on one of the "faces" of the multi-dimensional processor array, and have at least one data signal port 22 which, for a given array configuration, is unused or whose input is ignored. Such unused or unconnected data signal ports form the basis of the reconfigurable multi-dimensional array described in greater detail below.
The operation of the reconfigurable multi-dimensional array will be more clearly understood referring to FIGS. 3-6 wherein FIG. 3 illustrates a four dimensional 3.times.3.times.4.times.4 array 40 comprised of three dimensional 3.times.3.times.4 subarrays 42-48. For the purposes of clarity, interconnections forming four dimensional array 40 are omitted. Detailed functional and connectivity information about such an array may be found in co-pending U.S. patent application Ser. No. 07/530,029 entitled Multi-Dimensional Processor System and Processor Array With Massively Parallel Input/Output assigned to a common assignee, which is incorporated herein by reference. Each subarray 42-48 includes a selected plurality of processor cells each of which has at least one previously unconnected data signal port 22.
Whenever a four dimensional processor array is not necessary in order to solve a particular system of equations, the processor array may be reconfigured to form a larger array of one or more fewer dimensions. For example, by providing intermediary members 50 selectively interconnecting predetermined unconnected signal ports 22, three dimensional subarrays 42-48 may be reconfigured to form a three dimensional 6.times.6.times.4 array 60, FIG. 4. Interconnecting member 50 may include a wire link, hardwiring to previously uncoupled signal ports together or alternatively, may be merely a software controlled and activated interconnection.
Although not a limitation of the invention, it may be advantageous for a multi-dimensional processor system to maintain three dimensional array 60 in a configuration which is as close to a perfect "cube" as possible. Accordingly, three-dimensional subarrays 42-48 have been reconfigured in both the X and Y axes by joining subarrays 42 to 44 and 46 to 48 along the X axis, and subarrays 46 to 42 and 48 to 44 along the Y axis. In addition to providing a reasonably symmetrical reconfigured three dimensional array, this reconfiguration arrangement also maintains the previously defined data shifting paths among the individual processor cells in both the X and Y dimensions.
Since three dimensional array 60 is now comprised of four, 6.times.6 two dimensional subarrays 52-58, reconfiguring the two dimensional arrays results in a 12.times.12 two dimensional array 70, FIG. 5. In order to maintain a generally "square" two dimensional array while preserving the previously defined data shifting paths in both the X and Y dimensions, subarrays 52-58 have their previously unused or unconnected data signal ports selectively connected in the X and Y dimensions forming two dimensional array 70.
Since two dimensional array 70 includes the plurality of one dimensional arrays in either the X or Y dimensions such as 12.times.1 subarrays 72, 74 and 76 these subarrays may be further reconfigured and joined in the X dimension forming 144.times.1 array 80, FIG. 6. The two dimensional array 70 of FIG. 5 could also have been reconfigured in a similar manner in the Y dimension. Further, it is to be understood that by providing the necessary hardwired and/or software interconnections, an array of N-dimensions may be reconfigured as an array of N-1, N-2, down to a one dimensional array directly, and is not limited to reconfiguring to an array of only one lesser dimension.
Modifications and substitutions of the present invention by one of ordinary skill in the art are considered to be within the scope of the present invention and the claims which follow.
Claims
  • 1. A reconfigurable, multi-dimensional processor array, for processing multi-dimensionally structured data comprising:
  • a plurality of processor cells arranged in N dimensions, N being at least 2, and having a plurality of N-1 dimensional processor subarrays;
  • each of said plurality of processor cells including 2N data signal ports operative for forming 2N data signal paths, for transmitting and receiving data to and from up to 2N data communications devices;
  • each of said plurality of N-1 dimensional processor subarrays including a selected group of processor cells having at least one unused data signal port; and
  • a plurality of intermediary connections, forming data signal paths between unused data signal ports of a first selected group of processor cells from at least a first N-1 dimensional processor subarray, and unused data signal ports of a second selected group of processor cells from at least a second N-1 dimensional processor subarray, for providing a reconfigured processor array of fewer than N-dimensions.
  • 2. The processor array of claim 1 wherein said data communication devices include processor cells.
  • 3. The processor array of claim 1 wherein said data communication devices include input/output devices for transmitting and receiving data to and from the processor array.
  • 4. The processor array of claim 1 wherein said first and second selected group of processor cells are coupled to fewer than 2N data communications devices.
  • 5. The processor array of claim 1 wherein said multi-dimensional array is arranged in three dimensions.
  • 6. The processor array of claim 5 wherein said subarrays are two-dimensional.
  • 7. The processor array of claim 1 wherein data is transmitted and received among each of said plurality of processor cells in at least one predetermined direction.
  • 8. The processor array of claim 7 wherein processor cells of said reconfigured processor array transmit and receive data in said at least one predetermined direction.
  • 9. The processor array of claim 1 wherein said plurality of intermediary connections include selectively controllable and selectively activated intermediary connections.
  • 10. A reconfigurable, multi-dimensional processor array, for processing multi-dimensionally structured data comprising:
  • a plurality of processor cells arranged in N-dimensions, being at least 2,;
  • each of said plurality of processor cells including 2N data signal ports operative for forming 2N data signal paths, for transmitting and receiving data to and from up to 2N data communications devices;
  • said plurality of processor cells including a selected group of processor cells having at least one data signal port which is unused for data communications; and
  • a plurality of intermediary connections, forming data signal paths between unused data signal ports of predetermined processor cells from said selected group of processor cells, for providing a processor array of fewer than N-dimensions.
  • 11. A three dimensional processor array reconfigurable as a two-dimensional processor array for processing multi-dimensionally structured data comprising:
  • a plurality of processor cells arranged in three dimensions and having a plurality of two-dimensional subarrays;
  • each of said plurality of processor cells having six data signal ports operative for forming six data signal paths for transmitting and receiving data to and from up to six dimensionally adjacent processor cells;
  • each of said plurality of two-dimensional subarrays including a selected group of processor cells having at least one unused data signal port; and
  • a plurality of intermediary connections coupling unused data signal ports of a plurality of said selected group of processor cells from at least a first two-dimensional processor subarray, with a plurality of said selected group of processor cells from at least a second two-dimensional processor subarray, for forming data signal paths between said at least first and second two-dimensional processor subarrays, for reconfiguring said three dimensional processor array to a two-dimensional processor array.
US Referenced Citations (49)
Number Name Date Kind
3891836 Lee Jun 1975
3902160 Kawa Aug 1975
3936885 Mutafelija Feb 1976
3970993 Finnila Jul 1976
3984819 Anderson Oct 1976
4011545 Nadir Mar 1977
4051551 Lawrie et al. Sep 1977
4064392 Desalu Dec 1977
4149248 Pavkovich Apr 1979
4174514 Sternberg Nov 1979
4239312 Myer et al. Dec 1980
4247892 Lawrence Jan 1981
4275410 Grinberg et al. Jun 1981
4293921 Smith, Jr. Oct 1981
4313342 Poppendiek Feb 1982
4507726 Grinberg et al. Mar 1985
4509195 Nadler Apr 1985
4543642 Hansen Sep 1985
4598400 Hillis Jul 1986
4621339 Wagner et al. Nov 1986
4656463 Anders et al. Apr 1987
4660166 Hopfield Apr 1987
4667308 Hayes et al. May 1987
4685070 Flinchbaugh Aug 1987
4697247 Grinberg et al. Sep 1987
4709327 Hillis et al. Nov 1987
4720780 Dolecek Jan 1988
4729095 Colley et al. Mar 1988
4739474 Holsztynski Apr 1988
4739476 Fiduccia Apr 1988
4747060 Sears, III et al. May 1988
4766534 DeBenedictis Aug 1988
4791567 Cline et al. Dec 1988
4796199 Hammerstrom et al. Jan 1989
4805091 Thiel et al. Feb 1989
4809346 Shu Feb 1989
4809347 Nash et al. Feb 1989
4811210 McAulay Mar 1989
4811214 Nosenchuck et al. Mar 1989
4814973 Hillis Mar 1989
4814980 Peterson et al. Mar 1989
4821220 Duisberg Apr 1989
4827132 Moscovitch May 1989
4855903 Carleton et al. Aug 1989
4868818 Madan et al. Sep 1989
4876641 Cowley Oct 1989
4889122 Watmough et al. Dec 1989
4891810 de Corlieu et al. Jan 1990
5005120 Ruetz Apr 1991
Non-Patent Literature Citations (1)
Entry
"The Third Dimension", The 3-D Computer Demonstrates the Feasibility of the Wafer Approach, Byte, Nov. 1988, pp. 311-320.