Claims
- 1. An information processor connected to a peripheral storage unit including execution programs, said information processor, comprising:
- a central processing unit capable of executing a plurality of initial program loader programs after the operation of said central processing unit is initiated to load one of the execution programs;
- an address bus operatively connected to said central processing unit and having upper and lower address terminals;
- a data bus operatively connected to said central processing unit;
- a first memory operatively connected to said data bus and said address bus, said central processing unit loading the one of the execution programs into said first memory in dependence upon one of the initial program loader programs;
- a second memory, having upper and lower address terminals and operatively connected to said data bus, which stores said plurality of initial program loader programs therein, the lower address terminals of said second memory being connected to said central processing unit through said address bus, said central processing unit setting address bits of said second memory corresponding to the lower address terminals; and
- an initial program loader setting part, operatively connected to said second memory at said upper address terminals, which selects one of said plurality of initial program loader programs, the upper address terminals of said second memory being connected to said initial program loader setting part, said initial program loader setting part setting the address bits of said second memory corresponding to the upper address terminals, thereby selecting the one of the plurality of initial program loader programs, the selection being independent from the address on the upper address terminals of said address bus.
- 2. An information processor according to claim 1, wherein said second memory is a read only memory, and wherein said initial program loader setting part includes a plurality of switches which are connected to the upper address terminals of said read only memory in a 1-to-1 correspondence.
- 3. An information processor according to claim 2, wherein said information processor further includes peripheral equipment units, and wherein a number of said switches as well as said upper address terminals corresponds 1-to-1 to that of the number of peripheral equipment units.
- 4. An information processor, comprising:
- a central processor having first and second address line sets for outputting first and second address data, respectively;
- a first memory, operatively connected to said central processor by the first and second address line sets, for storing execution programs and data, for being addressed by the first and second address data and having an enable input;
- a second memory, operatively connected to said central processor by the first address line set, having an enable input and memory storage areas each storing an initial program loader program;
- memory storage area selecting means, operatively connected to said second memory, for selecting one of the memory storage areas independent from the memory storage area designated by the second address data, the first address data addressing within the selected memory storage area, said memory storage area selecting means comprising a switch, operatively connected to said second memory, for generating a storage area selection signal which selects one of the memory storage areas;
- means, operatively connected to the second address line set of said central processor, for generating first and second enable signals in dependence upon the second address data, said first and second memories are enabled in dependence upon the first and second enable signals, respectively, the second enable signal being generated independent form the selection of one of the memory storage areas by said memory storage area selecting means;
- an input/output interface operatively connected to said central processor, said first memory and said second memory;
- peripheral equipment units, operatively connected to said input/output interface, each peripheral equipment unit requiring a different one of the execution programs for operation and said memory storage area selecting means selecting the initial program loader program necessary for loading the execution program for operating the selected peripheral equipment unit in dependence upon the peripheral equipment unit selected said initial program loader program loading the execution program into the first memory from the selected peripheral equipment unit and the execution program operating the selected peripheral equipment unit; and
- a common memory, operatively connected to said input/output interface and each peripheral equipment unit, for storing control and status signals for each peripheral equipment unit.
- 5. An information processor according to claim 4, wherein said second memory is a read only memory having the initial program loader programs permanently stored therein.
- 6. An information processor, comprising:
- a central processing unit capable of executing initial program loader programs after operation of said central processing unit is initiated;
- an address bus operatively connected to said central processing unit and having upper and lower address terminals;
- a data bus operatively connected to said central processing unit;
- a first memory operatively connected to said data bus and said address bus, said central processing unit loading execution programs into said first memory in dependence upon one of the initial program loader programs;
- a second memory, operatively connected to said data bus, for storing the initial program loader programs, and having upper and lower address terminal, the lower address terminals being connected to said address bus;
- an initial program loader setting part, operatively connected to said second memory at the upper address terminals, for selecting one of the initial program loader programs independent from the portion of the address on the upper address terminals of said address bus;
- an input/output interface operatively connected to said address bus and said data bus; and
- peripheral equipment units, operatively connected to said input/output interface, each peripheral equipment unit and storing a difference execution program and requiring the different execution program for operation and said initial program loader part selecting the initial program loader program necessary for loading the execution program from the selected peripheral equipment unit and the loaded execution program operating the selected peripheral equipment unit.
Priority Claims (1)
Number |
Date |
Country |
Kind |
55-187950 |
Dec 1980 |
JPX |
|
Parent Case Info
This is a continuation of co-pending application Ser. No. 752,008, now abandoned, filed on July 5, 1985 which is a continuation of Ser. No. 664,090, now abandoned, filed on Oct. 24, 1984 which is a continuation of Ser. No. 333,808, now abandoned, filed on Dec. 23, 1981.
US Referenced Citations (7)
Continuations (3)
|
Number |
Date |
Country |
Parent |
752008 |
Jul 1985 |
|
Parent |
664090 |
Oct 1984 |
|
Parent |
333808 |
Dec 1981 |
|