Stephen B. Wicker, “Error Control Systems for Digital Communication and Storage”, Prentice-Hall, 1995.* |
Conference Paper: “Practical Reed Solomon Design for PLD Architectures” Altera Corporation; http://www.altera.com/html/literature/lconf.html. |
Choomchuay, Arambepola, “Reed-Solomon Decoding,” IEEE Proceedings-1, Vol 140, No. 3, Jun. 1993. |
Manuscript: Neifeld, Hayes, “Optical and Electronic Error Correction Schemes for Highly Parallel Access Memories,” Proceedings of the SPIE—The International Society for Optical Engineering vol. 2026 (1993) p543-53. |
Thesis: Sridharan, “VLSI Implementation of a Spectral Domain Parallel Error Decoder,” University of Arizona, 1995. |
Neifeld, Hayes, “Error-Correction Schemes for Volume Optical Memories,” Applied Optics, Vol 34, No. 35 pp. 8183-8191, Dec. 1995. |
Internet Papers: Matache, “Berlekamp's Iterative Algorithm for Finding the Error-Locator Polynomial,” http://drake.ee.washington.edu/˜adina/rsc/slide/node8.html. |
Internet Papers: Bad, “Overview of Forward Error Correction,” http://ee.wpi.edu/courses/ee535/hwk97/hwk4cd97/bad/paper.html; pp. 1-14. |
Wang, et al., “VLSI Architectures for Computing Multiplications and Inverses in GF(2m),” IEEE Transaction on Computers, Vol C-34, No. 8, pp. 709-717, Aug. 1985. |
Shao, et al., “A VLSI Design of a Pipeline Reed-Solomon Decoder,” IEEE Transaction on Computers, Vol C-34, No. 5, pp. 393-403, Aug. 1985. |
Eastman, “Euclideanization of the Berlekamp-Massey Algorithm” from the Proceedings of the 1988 Tactical Communications Conference, Vol 1 (1988), pp. 295-303. |