| Rosenberg, J.M.; Dictionary of Computers, Information Processing & Telecommunications, 2 ed. pp. 94, 239, 292, 301, 327, 382, 394, and 613, 1984.* |
| D. P. Siewiorek et al., Computer Structures: Principles and Examples, 1982, McGraw-Hill, pp. 581, and 612-614.* |
| Computer Structures: Principles and Examples, McGraw-Hill Publishing Company, copyright 1982,, Daniel P. Siewiorek et al., pp. 581, 612-614. |
| U.S. application No. 08/110,818, Yamamoto et al., filed Aug. 23, 1993. |
| U.S. application No. 08/001,311, Shimada et al., filed Jan. 6, 1993. |
| U.S. application No. 08/004,932, Yamamoto et al., filed Jan. 15, 1993. |
| U.S. application No. 08/122,904, Yamamoto et al., filed, Sep. 16, 1992 |
| Short and Long ROS Patch, H. Trinh IBM Technical Disclosure Bulletin—vol. 24, No. 3—Aug. 1981 pp 1379-1382. |
| Charlie Meleaur: “Applications for Microcomputers with E2PROM” Electro/ 86 and Mini/Micro Northeast 11(1986), Conference Record, Los Angeles, CA, USA, pp. 1-9. |
| IBM Technical Disclosure Bulletin, vol. 26 No. 10B, Mar. 1984, New York, USA, pp. 2-3, L. Weiss: “Path Microcode Change Level Check”. |
| IBM Technical Disclosure Bulletin, vol. 30, No. 5, Oct. 1987, “On-Site ROS Patch Mechanism” pp. 4-5. |
| IBM Technical Disclosure Bulletin, vol. 31, No. 1, Jun. 1988, “Dual Indirect RAM/ROM Jump Tables for Firmware Updates” pp. 294-289. |
| Patent Abstracts of Japan, vol. 7, No. 67 (P-184), Mar. 19, 1983 & JP-A-57 211 651 (Tokyo Shibaura Denki KK), Dec. 25, 1982. |
| Patent Abstracts of Japan, vol. 7, No. 90 (P-191), Apr. 14, 1983 & JP-A-58 016 350 (Tokyo Shibaura KK), Jan. 31, 1983. |
| Patent Abstracts of Japan, vol. 14, No. 64 (P-1002), Feb. 6, 1990 & JP-A-01 286 029 (Sugawa Kazuyuki), Nov. 17, 1989. |