Claims
- 1. For use with an imaging device including a clock generator for producing an output clock signal, the clock generator comprising:
- (a) means for producing first and second input pixel clock signals which are out of phase with each other;
- (b) first and second recirculating shift registers which, in response to the first and second input pixel clock signals, respectively, recirculate their outputs back to their inputs;
- (c) programmable means for providing first and second programmable input signals into the first and second shift registers, respectively, so that in response to the first and second input pixel clock signals, each of the first and second programmable input signals is recirculated from its respective input to produce first and second output shift register signals, the first and second programmable input signals causing the duty cycle of at least one of the first and second output shift register signals to be adjusted; and
- (d) summing means for summing the first and second output shift register signals to produce the output clock signal.
- 2. The clock generator according to claim 1 wherein the summing means is an AND gate.
- 3. The clock generator according to claim 1 wherein the programmable means further includes means for parallel-loading the first and second programmable input signals into the first and second shift registers, respectively.
CROSS-REFERENCE TO RELATED APPLICATION(S)
Reference is made to commonly assigned application Ser. No. 08/774,486 filed Dec. 30, 1996, now U.S. Pat. No. 5,847,588 entitled "Programmable Multiple CCD Clock Synthesizer" and filed in the name of Bruce C. McDermott, which is assigned to the assignee of this application.
US Referenced Citations (5)