This application is a Division of U.S. application Ser. No. 09/475,466, filed Dec. 30, 1999 is now a U.S. Pat. No. 6,417,713.
| Number | Name | Date | Kind |
|---|---|---|---|
| 4477713 | Cook et al. | Oct 1984 | A |
| 4514749 | Shoji | Apr 1985 | A |
| 4587445 | Kanuma | May 1986 | A |
| 4823184 | Belmares-Sarabia et al. | Apr 1989 | A |
| 4926066 | Maini et al. | May 1990 | A |
| 4935741 | Reich | Jun 1990 | A |
| 5144174 | Murakami | Sep 1992 | A |
| 5295132 | Hashimoto et al. | Mar 1994 | A |
| 5315175 | Langner | May 1994 | A |
| 5416606 | Katayama et al. | May 1995 | A |
| 5481567 | Betts et al. | Jan 1996 | A |
| 5544203 | Casasanta et al. | Aug 1996 | A |
| 5583454 | Hawkins et al. | Dec 1996 | A |
| 5604450 | Borkar et al. | Feb 1997 | A |
| 5657346 | Lordi et al. | Aug 1997 | A |
| 5790838 | Irish et al. | Aug 1998 | A |
| 5793259 | Chengson | Aug 1998 | A |
| 5802103 | Jeong | Sep 1998 | A |
| 5811997 | Chengson et al. | Sep 1998 | A |
| 5844954 | Casasanta et al. | Dec 1998 | A |
| 5847592 | Gleim et al. | Dec 1998 | A |
| 5870340 | Ohsawa | Feb 1999 | A |
| 5872471 | Ishibashi et al. | Feb 1999 | A |
| 5898729 | Boezen et al. | Apr 1999 | A |
| 5920213 | Graf, III | Jul 1999 | A |
| 5922076 | Garde | Jul 1999 | A |
| 5982309 | Xi et al. | Nov 1999 | A |
| 6005895 | Perino et al. | Dec 1999 | A |
| 6100735 | Lu | Aug 2000 | A |
| 6104223 | Chapman et al. | Aug 2000 | A |
| 6104228 | Lakshmikumar | Aug 2000 | A |
| 6127872 | Kumata | Oct 2000 | A |
| 6229358 | Boerstler et al. | May 2001 | B1 |
| 6232946 | Brownlow et al. | May 2001 | B1 |
| 6268841 | Cairns et al. | Jul 2001 | B1 |
| 6294937 | Crafts et al. | Sep 2001 | B1 |
| 6380878 | Pinna | Apr 2002 | B1 |
| 6417713 | DeRyckere et al. | Jul 2002 | B1 |
| Entry |
|---|
| “Low Power Quad Differential Line Driver with Cut-Off”, National Semiconductor, F100K ECL 300 Series Databook and Design Guide, pp. 2-54-2-60, (1992). |
| “The SA27 library includes programmable delay elements DELAYMUXO and DELAYMUXN. How are these cells used?”, IBM Delaymuxn Book, (Feb. 1999), pp. 1-6. |
| Djordjevic, A. R., et al., “Time Domain Response of Multiconductor Transmission Lines”, Proceedings of the IEEE, 75(6), (Jun. 1987), 743-64. |
| Im, G. et al., “Bandwidth-Efficient Digital Transmission over Unshielded Twisted-Pair Wiring”, IEEE Journal on Selected Areas in Communications, 13(9), (Dec. 1995), 1643-1655. |
| Lee, Kyeongho, et al., “A CMOS Serial Link for 1 Gbaud Fully Duplexed Data Communication”, Symposium on VSLI Circuits, US, NY IEEE, XP000501054, (Jun. 9, 1994), 125-126. |
| Mooney, Randy, et al., “A 900 Mb/s Bidirectional Signaling Scheme”, IEEE Journal of Solid-State Circuits, 30(12), (Dec. 1995), 1538-1543. |
| Takahashi, T., et al., “110GB/s Simultaneous Bi-Directional Transceiver Logic Synchronized with a System Clock”, IEEE International Solid-State Circuits Conference, (1999), 176-177. |