Claims
- 1. A pipelined multi-stage analog-to-digital converter, comprising:
a programmable gain stage for adjusting a gain and an offset of an input analog signal, and providing single-ended to differential conversion, wherein the programmable gain stage further comprising two capacitor arrays and a plurality of digitally controlled switches; and a plurality of stages, wherein each stage providing a plurality of bits for the digital output, and providing gain to the signal.
- 2. An 8-bit pipelined multi-stage analog-to-digital converter, comprising:
a programmable gain stage for adjusting a gain and an offset of an input analog signal, and providing single-ended to differential conversion, wherein the programmable gain stage further comprising two capacitor arrays and a plurality of digitally controlled switches; a first stage with means to provide a 1.5 bit digital output and an extra gain of 2, wherein 0.5 bits of the output are used for redundancy and error correction; a second stage with means to provide a 2.5 bit digital output, wherein 0.5 bits of the output are used for redundancy and error correction; a third stage with means to provide a 2.5 bit digital output, wherein 0.5 bits of the output are used for redundancy and error correction; and a fourth stage with means to provide a 3 bit digital output.
- 3. A pipelined multi-stage analog-to-digital converter, comprising:
a programmable gain stage for adjusting a gain and an offset of an input analog signal, and providing single-ended to differential conversion, wherein the programmable gain stage further comprising two capacitor arrays with a binary weighted section comprising 2 stages capacitively coupled together, and a plurality of digitally controlled switches; and a plurality of stages, wherein each stage providing a plurality of bits for the digital output, and providing gain to the signal.
- 4. An 8-bit pipelined multi-stage analog-to-digital converter, comprising:
a programmable gain stage for adjusting a gain and an offset of an input analog signal, and providing single-ended to differential conversion, wherein the programmable gain stage further comprising two capacitor arrays with a binary weighted section comprising 2 stages capacitively coupled together, and a plurality of digitally controlled switches, a first stage with means to provide a 1.5 bit digital output and an extra gain of 2, wherein 0.5 bits of the output are used for redundancy and error correction; a second stage with means to provide a 2.5 bit digital output, wherein 0.5 bits of the output are used for redundancy and error correction; a third stage with means to provide a 2.5 bit digital output, wherein 0.5 bits of the output are used for redundancy and error correction; and a fourth stage with means to provide a 3 bit digital output.
CROSS-REFERENCE TO RELATED APPLICATION
[0001] This application claims the priority benefit of U.S. provisional application titled “PROGRAMMABLE GAIN ANALOG-TO-DIGITAL CONVERTER” filed on May 11, 2001, Ser. No. 60/290,427. All disclosures of this application is incorporated herein by reference.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60290427 |
May 2001 |
US |