Claims
- 1. In an integrated circuit having an embedded FPGA core, a programmable interface for said embedded FPGA core, said programmable interface comprising
at least one multiplexer connected to said FPGA core and to a plurality of elements of said integrated circuit, said multiplexer selectably connecting said FPGA core to one of said elements; and a programmable control portion connected and providing selection bits to said one multiplexer so that reprogramming said control portion changes said multiplexer to connect said FPGA core to another of said plurality of elements.
- 2. The programmable interface of claim 1 wherein said programmable control portion comprises at least one programmable latch.
- 3. The programmable interface of claim 2 wherein said control portion comprises
a plurality of programmable latches, each of said plurality of programmable latches holding a plurality of selection bits; and a second multiplexer connected to said plurality of programmable latches and said at least one multiplexer so that said second multiplexer responsive to control signals selects a plurality of selection bits in one of said plurality of programmable latches as control bits to said at least one multiplexer.
- 4. The programmable interface of claim 3 wherein said control portion further comprises a counter connected to said second multiplexer, said second multiplexer selecting a plurality of selection bits in another of said plurality of programmable latches as said counter changes.
- 5. The programmable interface of claim 4 wherein said counter is connected to a clock line so that said counter changes responsive to signals on said clock line.
- 6. The programmable interface of claim 2 wherein said control portion comprises
a plurality of shift registers providing selection bits to said one multiplexer so that said at least one multiplexer changes as said plurality of shift registers shift to connect said FPGA core to another of said plurality of elements.
- 7. The programmable interface of claim 6 wherein each of said plurality of shift registers provides one of said selection bits to said one multiplexer.
- 8. The programmable interface of claim 7 wherein each of said plurality of shift registers comprises a rotating shift register so that said plurality of shift registers provides a cyclically repeating combination of selection bits to said one multiplexer.
- 9. The programmable interface of claim 8 wherein said plurality of shift registers are connected to a clock line so that said shift registers shift responsive to signals on said clock line.
- 10. The programmable interface of claim 1 wherein said programmable control portion comprises a second FPGA core.
- 11. The programmable interface of claim 1 wherein at least one of said elements comprises a functional circuit block.
- 12. The programmable interface of claim 11 wherein at least two of said elements comprise buffer memory blocks.
- 13. The programmable interface of claim 11 wherein at least one of said elements comprises a second FPGA core.
- 14. The programmable interface of claim 1 wherein at least one of said elements comprises an input/output pin.
- 15. For an integrated circuit having an embedded FPGA core, a programmable interface for said embedded FPGA core, said programmable interface connected to said FPGA core and to a plurality of elements of said integrated circuit, said programmable interface capable of selectably connecting said FPGA core to one of said elements in different connection configurations responsive to selection bits held in at least one programmable latch, a method of defining said different connection configurations comprising
loading said selection bits into said at least one programmable latch in the same operation of loading configuration bits into said integrated circuit to program said FPGA core.
- 16. The method of claim 15 wherein at least one of said elements comprises a functional circuit block.
- 17. The method of claim 16 wherein at least two of said elements comprise buffer memory blocks.
- 18. The method of claim 16 wherein at least one of said elements comprises a second FPGA core.
- 19. The method of claim 15 wherein at least one of said elements comprises an input/output pin.
- 20. For an integrated circuit having a first embedded FPGA core, a programmable interface for said first embedded FPGA core, said programmable interface connected to said first FPGA core and to a plurality of elements of said integrated circuit, said programmable interface capable of selectably connecting said first FPGA core to one of said elements in different connection configurations responsive to selection bits from a second embedded FPGA core, a method of defining said different connection configurations comprising
loading configuration bits into said integrated circuit to program said second embedded FPGA core in the same operation of loading configuration bits into said integrated circuit to program said first embedded FPGA core.
- 21. The method of claim 20 wherein at least one of said elements comprises a functional circuit block.
- 22. The method of claim 21 wherein at least two of said elements comprise buffer memory blocks.
- 23. The method of claim 20 wherein at least one of said elements comprises a third embedded FPGA core.
- 24. The method of claim 21 wherein at least one of said elements comprises an input/output pin.
CROSS-REFERENCES TO RELATED APPLICATIONS
[0001] This patent application claims priority from U.S. Provisional Patent Application No. 60/345,115, filed Oct. 29, 2001, and which is incorporated herein for all purposes.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60345115 |
Oct 2001 |
US |