Claims
- 63. An apparatus for high speed discrete output, said apparatus comprising:
a first optical transistor that, when turned on, connects a gate of an output transistor to a supply voltage such that the output transistor is turned OFF; a second optical transistor that, when turned on, connects said gate of said output transistor to said supply, turning the output ON and driving the external load; and logic that drives said first and second optical transistors as a complementary pair, so that for an output OFF state said first optical transistor is conducting and said second optical transistor is not, and in an output ON state said second optical transistor is conducting and said first optical transistor is not.
- 64. The apparatus according to claim 63, further comprising a relatively high impedance pull up that shut the output OFF in the case an that external load supply voltage is applied but internal power is not supplied.
- 65. The apparatus according to claim 64, further comprising a negative voltage regulator that provides a supply of gate drive voltage which is set to a value more negative than an external supply voltage.
- 66. The apparatus according to claim 65, wherein, on transitions between output OFF and output ON, said second optical transistor turns on relatively quickly, providing a path to discharge a capacitance of said gate and providing a low impedance path required for a quick turn off of said first optical transistor; and on an ON to OFF transition, said first optical transistor relatively quickly pulls the FET gate up and provides a low impedance path for quick turn off of said second optical transistor.
- 67. The apparatus according to claim 63, wherein said logic employs a digital logic gate for driving optical diodes of each optocoupler circuit through a plurality of parallel RC networks.
- 68. The apparatus according to claim 67, further comprising a resistor in each network that provides a limited DC current through the optical diode when a logic signal is in a proper state.
- 69. The apparatus according to claim 68, further comprising a capacitor in each RC network that allows for a pulse of current through an associated optical diode when a digital logic signal switches to said proper state to turn that diode on, thereby providing an initial relatively strong turn on of the respective optical transistor, followed by a steady state minimal optical drive.
- 70. The apparatus according to claim 63, further comprising a resistor/capacitor network that provides minimum load and decoupling of the negative voltage regulator.
- 71. The apparatus according to claim 63, further comprising capacitors across a collector/emitter of the each optical transistor that allows a path for noise coupled into the circuit via field wiring and the gate to by-pass the first and second optical transistors without causing undesired switching of those devices.
- 72. The apparatus according to claim 63, further comprising a zener diode coupled with a reverse blocking diode that provides inductive load clamping such that, as the gate attempts to turn off an inductive external load, inductive reaction will tend to drive the gate drain negative as the inductor attempts to maintain current.
- 73. The apparatus according to claim 71, wherein said zener diode allows this negative voltage to be transmitted to the gate circuit, wherein said gate is maintained ON in a linear region, allowing current to be maintained in the inductor without inducing a damaging voltage at the drain of the gate in order to dissipate a linear operating region voltage drop of the gate combined with any resistance in the load stored inductor energy and turns off the circuit.
- 74. The apparatus according to claim 63, further comprising a blocking diode that protects the circuit against damage by erroneous reverse polarity connections of external load voltage supply.
- 75. A method for high speed discrete output, said method comprising the steps of:
driving first and second optical transistors as a complementary pair so that for an output OFF state said first optical transistor is conducting and said second optical transistor is not, and in an output ON state said second optical transistor is conducting and said first optical transistor is not.; on transitions between output OFF and output ON, turning on said second optical transistor relatively quickly, thereby providing a path to discharge the a gate capacitance of a gate coupled to said complementary pair and providing the low impedance path required for a quick turn off of said first optical transistor; and on an ON to OFF transition, causing said first optical transistor to quickly pulls said gate high and provides a low impedance path for a quick turn off of said second optical transistor.
- 76. The method according to claim 75, further comprising the step of driving the optical diodes of each optocoupler through parallel RC networks to provide a limited DC current through an optical diode of the respective optical transistor when a logic signal is in a proper state.
- 77. The method according to claim 75, further comprising the step of sending a pulse of current through the associated optical diode when the digital logic signal switches to said proper state to turn that diode on.
- 78. The method according to claim 75, further comprising the step of initially turning on a respective optical transistor, followed by a steady state minimal optical drive.
- 79. The method according to claim 75, driving an initial relatively large conduction of gate charge and base charge of the opposite optical transistor, followed by a steady state conduction that is only sufficient to maintain the gate at a desired ON or OFF voltage level.
PRIORITY
[0001] The present invention claims priority to a provisional application, U.S. Ser. No. 60/126,958, filed Mar. 30, 1999.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60126958 |
Mar 1999 |
US |
Divisions (1)
|
Number |
Date |
Country |
Parent |
09538817 |
Mar 2000 |
US |
Child |
09732571 |
Dec 2000 |
US |