J. E. Elliott, et al., "Array Logic Processing", IBM, Tech. Disclosure Bulletin, vol. 18, No. 21, Jul. 1973, pp. 219 & 220. |
H. Fleisher, et al., "Reconfigurable Machine", IBM Tech. Disclosure Bulletin, vol. 16, No. 10, Mar. 1974, pp. 221, 222 & 223. |
H. Flersher et al, "An Introduction to Array Logic" IBM J. Research & Development, Mar. 1975, pp. 98-104. |
Jones, "Array Logic Macros" IBM J. Research and Development, Mar. 1975, pp. 120-126. |
Andres, "MOS Programmable Logic Arrays" a Texas Instrument Application Report Oct. 1970, pp. 1-13. |
Barna et al, Integrated Circuits in Digital Electronics John Wiley & Sons 1973, pp. 412-419 and 84-91 and FIGS. 11-34. |
Wood "High Speed Dynamic Programmable Logic Array Chip" IBM J. Res. Develop. Jul. 1975, pp. 379-381. |
Boysel, "Memory on a Chip: a step toward large-scale Integration" Electronics, Feb. 6, 1967, pp. 93-97. |
Wilkas et al, "The design of the Control Unit of an Electronic Digital Computer" The Institution of Electrical Engineers, Jun. 1957, pp. 121-128. |
Mrasek, "PLAs Replace ROMs for Logic Designs" Electronic Design Oct. 25, 1973, pp. 66-70. |
Howley et al. "Programmable Logic Array Decoding Technique" IBM Tech. Disclosure Bulletin, vol. 17, N. 10, Mar. 1975-p. 2988. |
Hemel "The PLA: a different load of ROM" Electronic Design, Jan. 5, '76, pp. 78-84. |
Kidder, The Soul of a New Machine, 1982, pp. 118-128 and 268-269. |
National Semiconductor Inc. "Data Update MOS." Aug. 1972, pp. 86 and 87. |
Blakeslee, Digital Design with Standard MSI and LSI, John Wiley and Sons, 1975, pp. 67-77, 94-99, and 104-105. |
PAL Handbook, Monolithic Memories, Inc. 1978, p. N/A. |
Hurtin et al. "A Simplified Summation Array for Cellular Logic Modules" IEEE Trans. on Computers, Feb. 1974, pp. 203-206. |
Programmable Logic-A Basic Guide for the Designer, Data I/O Corp. 1983-pp. 20-25. |
The TTL Data Book for Design Engineers, Texas Instruments Inc., 1973, pp. 295, 303, 473, 458 and 480. |
Monolithic Memories Inc. form 10-K, Oct. 3, 1982, Annual Report Pursuant to Section 13 or 15(d) of the Securities Exchange Act of 1934. |
"The Role of Software in the Growth of PLDs" The Technology Research Group Letter, vol. 1, N. 13, Nov. 1985, p. 3. |
Teil et al. "A Logic Minimizer for VLSI PLA Design" ACM IEEE Ninteenth Design Automation Conf. Proceedings, Jun. 82, pp. 156-162. |
Marrin, "Programmable Logic Devices Gain Software Support" EDN Feb. 9, 1984, pp. 67-74. |
Monolithic Memories Annual Report 1981, Letter to Schareholders, p. 2. |
Semicustom IC Update, Field Programmable Logic Devices, "Visa from the Valley", Hambrecht & Grist Inc., vol. 3, No. 1, Mar. 1986, pp. 4-7. |
Phelps Institutional Research Report on Monolithic Memories, Inc., a publication of Woodman, Kirkpatrick & Gilbrath Aug. 30, '84. |
Wood, "High-Speed Dynamic Programmable Logic Array Chip" IBM J. Res. Develop Jul. 1975, pp. 379-381. |
Cavlan et al. "Field PLAS Simplify Logic Designs" reprinted from Electronic Design, Sep. 1, 1975. |
Signetics, Biopolar and MOS Memory Data Manual Signetics Inc., pp. 156-165, Jan. 1979. |
Dorman "PLAS of MPs at times they compete at times they cooperate" Electronic Design, 18 Sep. 1, 1976, pp. 24-30. |
Elliot et al "Array Logic Processing" IBM Tech. Disclosure Bulletin, vol. 16, No. 2, Jul. 1973, pp. 586-587. |
MacWorld, The Macintoch Magazine, May-Jun. 1984. |
Use of Laser Mechanism in printers breaks Price and Maintenance, Barriers, Jan. 15, '85, p. 277. |