Claims
- 1. A programmable logic integrated circuit comprising:
a logic array block, programmably configurable to perform logical functions; an output driver circuit coupled to a first voltage supply; a voltage down converter circuit, coupled to a second voltage supply to generate a third voltage supply having a voltage level below the second voltage supply, wherein the logic array block is coupled to the third voltage supply and the voltage down converter comprises: a conversion transistor coupled between the second voltage supply and the third voltage supply; and an amplifier circuit coupled to receive the third voltage supply and feed back a control signal to the conversion transistor.
- 2. The programmable logic integrated circuit of claim 1 wherein the conversion transistor is formed by a plurality of transistors coupled in parallel.
- 3. The programmable logic integrated circuit of claim 1 further comprising:
a level shifter circuit coupled to the first voltage supply, wherein a logical output signal from the logic array block is programmably coupled using a programmable interconnect line to the level shifter circuit to be output using the output driver.
- 4. The programmable logic integrated circuit of claim 1 wherein the amplifier circuit comprises a PMOS transistor and an NMOS transistor coupled in series between the second voltage supply and a ground potential.
- 5. The programmable logic integrated circuit of claim 1 wherein a level of the first voltage supply is at or about a level of the second voltage supply.
- 6. The programmable logic integrated circuit of claim 1 wherein a first ground voltage supply is coupled to the output driver and a second ground voltage supply is coupled to the logic array block.
- 7. The programmable logic integrated circuit of claim 6 further comprising:
a first transistor coupled between the second voltage supply and a first node, wherein a gate electrode of the first transistor is coupled to the second voltage supply; and a second transistor coupled between the first node and a gate electrode of the conversion transistor, wherein a gate electrode of the second transistor is coupled to the first node.
- 8. The programmable logic integrated circuit of claim 1 wherein the conversion transistor has a thicker oxide than transistors used in the logic array block.
- 9. The programmable logic integrated circuit of claim 7 wherein the first and second transistors have a thicker oxide than transistors used in the logic array block.
- 10. The programmable logic integrated circuit of claim 1 wherein input to the logic array block is compatible with a voltage range including a level of the third voltage supply and output from the output driver is compatible with a voltage range including a level of the first voltage supply.
- 11. The programmable logic integrated circuit of claim 1 wherein the logic array block is in a core position of the integrated circuit and the conversion transistor is between an edge of the integrated circuit and the core position.
- 12. The programmable logic integrated circuit of claim 11 wherein the conversion transistor is between at least two edges of the integrated circuit and the core portion.
- 13. The programmable logic integrated circuit of claim 11 wherein the conversion transistor is between at least three edges of the integrated circuit and the core position.
- 14. The programmable logic integrated circuit of claim 11 wherein the conversion transistor surrounds the core position of the integrated circuit.
- 15. The programmable logic integrated circuit of claim 1 wherein the first voltage supply is coupled to the second voltage supply.
- 16. The programmable logic integrated circuit of claim 1 wherein the output driver circuit comprises a first transistor comprising a body connection and the integrated circuit further comprises:
a second transistor coupled between the first voltage supply and the body connection, wherein a gate electrode of the second transistor is coupled to a first node, and the first node is coupled to a pin of the integrated circuit.
- 17. The programmable logic integrated circuit of claim 16 wherein between the pin and the first node is a resistance element.
- 18. The programmable logic integrated circuit of claim 16 further comprising:
a third transistor coupled between the first node and the body connection, wherein a gate electrode of the third transistor is coupled to the first voltage supply.
- 19. The programmable logic integrated circuit of claim 16 further comprising:
a third transistor coupled between the first voltage supply and the body connection, wherein a gate electrode of the third transistor is coupled to the body connection.
- 20. The programmable logic integrated circuit of claim 16 further comprising:
a third transistor coupled between the first node and the body connection, wherein a gate electrode of the third transistor is coupled to the body connection.
CROSS-REFERENCES TO RELATED APPLICATIONS
[0001] This application is a divisional of U.S. patent application Ser. No. 10/136,944, filed Apr. 30, 2002, which is divisional of U.S. patent application Ser. No. 09/499,166, filed Nov. 24, 1999, which is a continuation of U.S. patent application Ser. No. 08/863,876, filed May 27, 1999, now U.S. Pat. No. 6,025,737, which claims priority to U.S. provisional application Nos. 60/018,465, filed May 28, 1996; 60/018,494, filed May 28, 1996; 60/018,510, filed May 28, 1996; 60/022,837, filed Jul. 31, 1996; 60/031,617, filed Nov. 27, 1996; and 60/046,810, filed May 2, 1997. All references cited above and in this application are incorporated by reference in their entirety for all purposes.
Provisional Applications (6)
|
Number |
Date |
Country |
|
60018465 |
May 1996 |
US |
|
60018494 |
May 1996 |
US |
|
60018510 |
May 1996 |
US |
|
60022837 |
Jul 1996 |
US |
|
60031617 |
Nov 1996 |
US |
|
60046810 |
May 1997 |
US |
Divisions (2)
|
Number |
Date |
Country |
Parent |
10136944 |
Apr 2002 |
US |
Child |
10366814 |
Feb 2003 |
US |
Parent |
09449166 |
Nov 1999 |
US |
Child |
10136944 |
Apr 2002 |
US |
Continuations (1)
|
Number |
Date |
Country |
Parent |
08863876 |
May 1997 |
US |
Child |
09449166 |
Nov 1999 |
US |