Claims
- 1. A method for manufacturing a programmable low impedance anti-fuse element on a substrate in a CMOS fabrication process including the steps of:
- defining and doping with a first conductivity type, a first region in said substrate for forming the lower electrode of said programmable low impedance anti-fuse element simultaneously with a definition and doping of the source and drain regions in said substrate,
- removing the initial gate oxide layer in said first region,
- forming a dielectric layer for said programmable low impedance circuit interconnect element over said region, said dielectric layer including a first silicon dioxide portion, a second silicon nitride portion over said silicon dioxide portion, and a third silicon dioxide portion over said second silicon nitride portion,
- forming a conductive layer to form the upper electrode for said programmable low impedance circuit interconnect element over said dielectric layer,
- defining said conductive layer and said dielectric layer,
- continuing said CMOS process sequence.
- 2. The method of claim 1 wherein the conductive layer forming the upper electrode is fabricated of polysilicon having a conductivity type the same as said first region.
- 3. The method of claim 1 including the further step of applying a voltage between said lower electrode and said upper electrode sufficient in magnitude to cause the formation of a conductive filament in said dielectric layer.
- 4. A method of forming a programmable low impedance anti-fuse element in a bipolar fabrication process including the steps of:
- defining a region in the emitter for use as the lower electrode of said programmable low impedance anti-fuse element,
- forming a dielectric layer over said defined region, said dielectric layer including a first silicon dioxide portion, a second silicon nitride portion over said silicon dioxide portion, and a third silicon dioxide portion over said second silicon nitride portion,
- forming an upper electrode conductor region,
- defining said upper electrode conductor region and said dielectric region,
- continuing said bipolar fabrication process sequence.
- 5. The method of claim 4 wherein said upper electrode conductor region is fabricated of polysilicon having a conductivity type the same as said emitter.
- 6. The method of claim 4 including the further step of applying a voltage between said lower electrode and said upper electrode sufficient in magnitude to cause the formation of a conductive filament in said dielectric layer.
Parent Case Info
This is a division of application Ser. No. 861,519, filed May 9, 1986.
US Referenced Citations (15)
Non-Patent Literature Citations (1)
Entry |
Baitinger "Manufacturing High-Frequency Diodes", IBM TDB, vol. 13, No. 13, Mar. 1971, 3159. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
861519 |
May 1986 |
|