This application is related to the following applications filed of even date herewith, assigned to the assignee of this application, and incorporated herein by reference: High Performance Programmable Array Local Clock Generator, Ser. No. 10/843,991; Cache Late Select Circuit, Ser. No. 10/844,301; Output Driver With Pulse to Static Converter, Ser. No. 10/844,298.
This invention relates to an improved circuit for generating the enable and reset signals for the sense amplifier of a CMOS static RAM, and more particularly to a circuit that enables the adjustment of these signals by means of level scan test bits.
Sense amplifier circuit timing is very critical to the overall performance a static RAM. The sense amplifier amplifies the differential voltage that is presented on the bit lines during a read operation. The timing of the sense amplifier has a major impact on the read or write through access time of the static RAM.
In CMOS SRAM design, in order to guarantee data integrity, it is necessary to maximize the signal to noise ratio of the data being transferred from the bit line and bit switch circuitry to the sense amplifier. This can be accomplish by insuring that the differential voltage on a given bit line pair during a READ mode operation is >=(0.15 * VDD), before the sense amplifier enable signal (“sae”) is launched, where VDD is the SRAM supply voltage. Also the sense amplifier restore signal (RSE), which restores the bit lines to VDD must be orthogonal to (i.e. not overlap) the SAE signal, in order to prevent a signal collision, which can result in an excessively high current, and can put the bit lines in an indeterminate state. The “sae” and “rse” signals directly effect the dynamic output of the sense amplifier and the overall operation of the SRAM.
An object of this invention is the provision of a sense amplifier-timing generator, which has programmable settings to adjust the timing of the sense enable and reset signals.
Another object of the invention is the provision of a sense amplifier-timing generator with programmable settings to adjust the sense enable and reset signal timing by means of the scan bits. Scan bits and scan as used herein refer to level sensitive scan design, which is widely used in the art and is described, among other places, in U.S. Pat. No. 4,488,259, which is incorporated herein by reference.
Briefly, this invention contemplates the provision of an SRAM sense amplifier timing circuit to provide for flexibility in the sense enable “sae” signal and the reset sense enable “rse” signal. The circuit provides various delay settings for the “sae” and “rse” signals in order to allow critical timing adjustments to be made for early mode, late mode conditions by varying the timing and/or width of the pulse output of the sense amplifier. These timing adjustments are programmable into an SRAM after its manufacture using scan in test bits stored in scan only latches. Level sensitive scan design for test and other functions is well known and widely used in the art, and is described more fully in U.S. Pat. No. 4,488,259 assigned to the assignee of this application and incorporated herein by reference.
Referring now to
Referring now to
When any given array word line is activated, a pulse detect signal is generated for that particular word line. The pulse detect signals for all the array word lines are fed through an OR tree, the result of which is the PDM signal at the input of the programmable timing generator (See
In addition to the PDM signal, set—rse and set2 through set5 from the “programmable delay block”are the inputs, which can be programmed by scanning in the correct pattern to give the desired SAE delay. The remaining two inputs are the clkl signal, which is used to create the rising edge of the RSE signal, and the power-up signal, which is a power savings feature, and is activated when the array is disabled.
Referring to the schematic in
Given the above initial states, node 1 of
Early in the cycle (see
The SAE signal can be incrementally delayed by raising any one of the elements in the SETTINGS pattern to a “1”. The valid SETTINGS patterns are shown in the chart of
Finally, the RSE signal can be delayed an additional increment by activating the set—rse signal to a “1”. This would delay the nfet stack in the rse delay path from activating and bringing the left side of the latch to a “0” by 4 stages. This allows more timing flexibility between the SAE and RSE signals, and can be helpful in determining the bitline restore boundary.
While the preferred embodiment of the invention has been described, it will be understood that those skilled in the art, both now and in the future, may make various improvements and enhancements which fall within the scope of the claims which follow. These claims should be construed to maintain the proper protection of the invention described herein.
| Number | Name | Date | Kind |
|---|---|---|---|
| 4425633 | Swain | Jan 1984 | A |
| 5414714 | Gladden et al. | May 1995 | A |
| 5633606 | Gaudet et al. | May 1997 | A |
| 5682353 | Eitan et al. | Oct 1997 | A |
| 5757718 | Suzuki | May 1998 | A |
| 5771196 | Yang | Jun 1998 | A |
| 5951702 | Lim et al. | Sep 1999 | A |
| 6108266 | Weier et al. | Aug 2000 | A |
| 6111796 | Chang et al. | Aug 2000 | A |
| 6128248 | Idei et al. | Oct 2000 | A |
| 6181626 | Brown | Jan 2001 | B1 |
| 6385101 | Chang et al. | May 2002 | B1 |
| 6404663 | Shinozaki | Jun 2002 | B2 |
| 6462998 | Proebsting | Oct 2002 | B1 |
| 6512709 | Nakahara et al. | Jan 2003 | B1 |
| 6564344 | Bui et al. | May 2003 | B1 |
| Number | Date | Country |
|---|---|---|
| 2000-285687 | Oct 2000 | JP |