Claims
- 1. A programmable nonvolatile memory consisting solely of CMOS circuitry and comprising:
- an EPROM having an NFET and a PFET whose drains are connected together to form an EPROM output, and a single floating gate associated with both the NFET and the PFET;
- means for applying an avalanche voltage to the PFET; and
- means for applying a CMOS control signal to the EPROM output; wherein
- activation of the avalanche voltage applying means to the PFET selectively causes the PFET to avalanche, thereby programming the nonvolatile memory, depending upon the status of the CMOS control signal.
- 2. The memory of claim 1 wherein:
- the NFET has a source coupled to ground;
- the PFET has a source coupled to the avalanche voltage applying means; and
- the CMOS control signal has a significantly greater current than that produced by the NFET, so that when the NFET is switched on, the CMOS control signal predominates over the signal produced by the NFET at the EPROM output.
- 3. The memory of claim 1 wherein the CMOS control signal can be zero volts (representing a binary zero) and a positive voltage (representing a binary one);
- when the CMOS control signal is zero volts, activation of the avalanche voltage applying means causes the PFET to avalanche, thereby programming the EPROM; and
- when the CMOS control signal is a positive voltage, activation of the avalanche voltage applying means does not result in avalanching of the PFET, thereby inhibiting programming of the EPROM.
- 4. The memory of claim 1 further comprising:
- a temporary latch memory that provides the CMOS control signal to the EPROM output; and
- a resistive network coupled to the EPROM output and to the temporary latch memory, said resistive network producing an output voltage; wherein
- during an initial tune stage, the contents of the temporary latch memory are fed to the resistive network, and during a subsequent operating stage, the EPROM output is fed to the resistive network.
Parent Case Info
This is a divisional application of application Ser. No. 124,531, filed Nov. 23, 1987, now U.S. Pat. No. 4,829,459.
US Referenced Citations (4)
Divisions (1)
|
Number |
Date |
Country |
Parent |
124531 |
Nov 1987 |
|