Calinescu. A BSP Approach to the Scheduling of Tightly-Nested Loops. IEEE. 1997. pp. 549-553.* |
Leonardi et al. Nested Loops Optimization for Multiprocessor Architecture Design. IEEE. 1998. pp. 415-418.* |
Yang et al. On Symbolic Scheduling and Parallel Complexity of Loops. IEEE. 1995. pp. 360-367.* |
IBM Technical Disclosure Bulletin. Automatic Parallelization of Loops in Sequential Code. Jul., 1987. pp. 731-735.* |
Aditya et al., “Elcor's Machine Description System: Version 3.0,” HPL-98-128, Oct. 1998, pp. 1-75. |
Rau et al., “Machine-Description Driven Compilers for EPIC Processors,” HP Laboratories Technical Report, HPL-98-40, Sep. 1998, pp. 1-82. |
Kathail et al., “HPL PlayDoh Architecture Specification: Version 1.0,” HP Laboratories Technical Report, HPL-93-80, Feb. 1994, pp. 1-48. |
Rainer Leupers, Peter Marwedel, “Retargetable Generation of Code Selectors from HDL Processor Models,” IEEE, 1997, pp.140-144. |
George Hadjiyiannis, Silvina Hanono, Srinivas Devadas, “ISDL: An Instruction Set Description Language for Retargetability,” ACM, 1997, pp. 299-302. |
Gyllenhaal et al., “HMDES Version 2.0 Specification,” Hewlett Packard Laboratories Technical Report IMPACT-96-3, (Published before Aug. 20, 1999). |
Hadjiyiannis et al., “A Methodology for Accurate Performance Evaluation in Architecture Exploration.” (Published before Aug. 20, 1999). |
Hoogerbrugge et al., “Automatic Synthesis of Transport Triggered Processors.” (Published before Aug. 20, 1999). |
Corporaal et al., “MOVE: A Framework for High-Performance Processor Design,” ACM, 1991, pp. 692-701. |
Corporaal et al., “Cosynthesis with the MOVE Framework.” (Published before Aug. 20, 1999). |
Lanneer et al, “Chapter 5—Chess: Retargetable Code Generation for Embedded DSP Processors,” Code Generation for Embedded Processors, Kluwer Academic Publication, pp. 85-102. (Published before Aug. 20, 1999). |
Fauth, “Chapter 8—Beyond Tool-Specific Machine Descriptions,” Code Generation for Embedded Processors, Kluwer Academic Publications, pp. 138-152. |
Quinton et al., Systolic Algorithms & Architectures, Prentice Hall, 1991, pp. 283-339. |
Park et al., “Sehwa: A Software Package for Synthesis of Pipelines from Behavioral Specifications,” IEEE, Mar. 1988, vol. 7, No. 3, pp. 356-370. |
Megson et al., “A Synthesis Method of LSGP Partitioning of Given-Shape Regular Arrays,” IEEE, 1995, pp. 234-238. |
Chen et al., “A General Methodology of Partitioning and Mapping for Given Regular Arrays,” IEEE Transactions on Parallel and Distributed Systems, vol. 6, No. 10, pp. 1100-1107. |
Darte A., “Regular Partitioning for Synthesizing Fixed-Size Systolic Aarrays,” Integration, The VLSI Journal, vol. 12, 1991, pp. 293-304. |
Rim et al., “Optimal and Heuristic Algorithms for Solving the Binding Problem,” Madison, WI, Sep. 10, 1993. |
DeMan et al., “Cathedral-II-A Computer-Aided Synthesis System for Digital Signal Processing VLSI Systems,” Computer Aided Engineering Journal, Apr. 1988, pp. 55-66. |
Darte et al., “Partitioning for Array Processors,” Tech. Rep, LIP, ENS Lyon,1990, pp. 1-17. |