The present disclosure is related to resistive switching device or an RRAM. More particularly, embodiments according to the present invention provide a circuitry and an associated method to program a resistive switching device. But it should be recognized that embodiments according to the present invention can have a much broader range of applicability.
The inventor of the present invention has recognized the success of semiconductor devices has been mainly driven by an intensive transistor down-scaling process. However, as field effect transistors (FETs) approach sizes less than 100 nm, physical problems such as short channel effect begin to hinder proper device operation. For transistor based memories, such as those commonly known as Flash memories, other performance degradations or problems may occur as device sizes shrink. With Flash memories, a high voltage is usually required for programming of such memories, however, as device sizes shrink, the high programming voltage can result in dielectric breakdown and other problems. Similar problems can occur with other types of non-volatile memory devices other than Flash memories.
The inventor of the present invention recognizes that many other types of non-volatile random access memory (RAM) devices have been explored as next generation memory devices, such as: ferroelectric RAM (Fe RAM); magneto-resistive RAM (MRAM); organic RAM (ORAM); phase change RAM (PCRAM); and others.
A common drawback with these memory devices include that they often require new materials that are incompatible with typical CMOS manufacturing. As an example of this, Organic RAM or ORAM requires organic chemicals that are currently incompatible with large volume silicon-based fabrication techniques and foundries. As another example of this, Fe-RAM and MRAM devices typically require materials using a high temperature anneal step, and thus such devices cannot be normally be incorporated with large volume silicon-based fabrication techniques.
Additional drawbacks with these devices include that such memory cells often lack one or more key attributes required of non-volatile memories. As an example of this, Fe-RAM and MRAM devices typically have fast switching (e.g. “0” to “1”) characteristics and good programming endurance. However, such memory cells are difficult to scale to small sizes. In another example of this, for ORAM devices reliability of such memories is often poor. As yet another example of this, switching of PCRAM devices typically includes Joules heating and undesirably requires high power consumption.
The inventors of the present invention have recognized that programming of RRAM devices should be performed under controlled conditions. If too much current is applied across the terminals of an RRAM device, the RRAM device may be irreversibly programmed, and the RRAM device may not be erasable.
From the above, an improved semiconductor device architecture is desirable. RRAM devices utilizes the programmability of electrical resistance of a non-conductive material configured in a cross point of a pair of electrodes. In a simplest way, an RRAM cell can be programmed to be in a high resistance state and a low resistance state though multilevel cells have been reported. In continuing pursuit of device shrink, RRAM provides a feature size that can be further scaled down by ways of vertical integration.
Embodiments according to the present invention are related to resistive switching device. More particularly, embodiments according to the present invention provide a circuitry and method for programming a resistive switching device. The present circuitry and the associated method provide means to control a current flow in the device during programming. Such control stops a programming voltage applied to the device once a desirable device resistance is achieved thus preventing damage to the device.
In a specific embodiment, a circuitry for programming a resistive switching device is provided. The circuit includes a resistive switching device characterized by a programmable resistance. In a specific embodiment, the resistive switching device includes a first terminal, a second terminal, and a resistive switching element configured in an intersection region of the first terminal and the second terminal. The circuit includes a first circuit configured to supply a programming voltage to the resistive switching device and to cause a predetermined current to flow in the resistive switching device. The circuit also includes a second circuit operably coupled to the first circuit and the resistive switching device configured to terminate supplying the programming voltage to the resistive switching device when the predetermined current flows in the resistive switching device.
In a specific embodiment, a method for programming a resistive switching device is provided. The method includes providing a resistive switching device comprising a first terminal, a second terminal, and a resistive switching element configured having a programmable electrical resistance between the first terminal and the second terminal. The method includes applying a programming voltage supplied from a voltage source to the first terminal to cause a first current to flow in the resistive switching device. In a specific embodiment, the method terminates the first current flowing into the resistive switching device when the first current is no less than a predetermined current.
Many benefits can be achieved by ways of the present invention. As electrical resistance of a resistive switching device changes suddenly when voltage greater than a threshold voltage is applied, current flow needs to be controlled to prevent damage to the device due to joule heating and breakdown. The present programming circuit and associated programming method provide a precise current compliance for the resistive switching device. Additionally, the present circuitry further includes circuitries to allow parasitic capacitance in the interconnects to be inhibited, further improve the performance of the device. Depending on the embodiment. One or more of these benefits may be achieved.
In order to more fully understand the present invention, reference is made to the accompanying drawings. Understanding that these drawings are not to be considered limitations in the scope of the invention, the presently described embodiments and the presently understood best mode of the invention are described with additional detail through use of the accompanying drawings in which:
Embodiments according to the present invention are related to resistive switching device. More particularly, embodiments according to the present invention provide a circuitry and method for programming a resistive switching device. The present circuitry and the associated method provide means to control a current flow in the device during programming. Such control stops a programming voltage applied to the device once a desirable device resistance is achieved thus preventing damage to the device.
As shown, circuit 300 includes a first circuitry 308. First circuitry 308 is configured to provide a programming voltage including a voltage profile to cause the resistive switching device to change from a high resistance state to a low resistance state. As shown, first circuitry 308 includes a voltage source 310. Voltage source 310 provides a voltage having a magnitude no less than the programming voltage Vpr for resistive switching device 302. As merely an example, for a resistive switching device having an amorphous silicon material as the switching material and silver as at least part of the first electrode, the programming voltage can range from about 1 volt to about 8 volts depending on the device size and others.
As shown, first circuitry 308 includes a first PMOS transistor 312 having a first gate, a first source region and a first drain region. The first source region is connected to voltage source 310. First PMOS transistor 312 is configured to allow a predetermined current to flow. In certain application, the predetermined current can be a current compliance for resistive switching device 302. In certain implementation, a first voltage V1 is applied to a first gate of first PMOS transistor 312. A voltage difference between the programming voltage Vpr from the voltage source 310 and the first voltage V1 determines the predetermined current or the current compliance for resistive switching device 302. As shown, program circuitry 300 includes a second PMOS transistor 322 serially connected to first PMOS transistor 312. A first NMOS transistor 314 is operably coupled to second PMOS transistor 322. First NMOS transistor 314 is connected to a second voltage source 316 and configured to be a voltage enable, that is, to allow the predetermined voltage from the voltage source 310 to be delivered to resistive switching device 302. The voltage enabler can be configured to provide various voltage profiles such as a voltage pulse, a voltage ramp, or a constant voltage, and others, depending on the implementation. As shown, second PMOS transistor 322 is configured interposing first PMOS transistor 312 and first NMOS transistor 314, and functions as a voltage switch for the programming circuit.
Referring again to
Referring to
Referring to
Referring again to
Referring to
Referring to
Further embodiments can be envisioned to one of ordinary skill in the art after reading this disclosure. In other embodiments, combinations or sub-combinations of the above disclosed invention can be advantageously made. The block diagrams of the architecture and flow charts are grouped for ease of understanding. However it should be understood that combinations of blocks, additions of new blocks, re-arrangement of blocks, and the like are contemplated in alternative embodiments of the present invention. As an example additional circuits, such as read and erase circuitries and others are to be included for operation of the device.
The specification and drawings are, accordingly, to be regarded in an illustrative rather than a restrictive sense. It will, however, be evident that various modifications and changes may be made thereunto without departing from the broader spirit and scope of the invention as set forth in the claims.
Number | Name | Date | Kind |
---|---|---|---|
5499208 | Shoji | Mar 1996 | A |
5673223 | Park | Sep 1997 | A |
5923587 | Choi | Jul 1999 | A |
6002268 | Sasaki et al. | Dec 1999 | A |
6181587 | Kuramoto et al. | Jan 2001 | B1 |
6731535 | Ooishi et al. | May 2004 | B1 |
6867618 | Li et al. | Mar 2005 | B2 |
6897519 | Dosluoglu | May 2005 | B1 |
7167387 | Sugita et al. | Jan 2007 | B2 |
7251152 | Roehr | Jul 2007 | B2 |
7274587 | Yasuda | Sep 2007 | B2 |
7345907 | Scheuerlein | Mar 2008 | B2 |
7515454 | Symanczyk | Apr 2009 | B2 |
7561461 | Nagai et al. | Jul 2009 | B2 |
7606059 | Toda | Oct 2009 | B2 |
7692959 | Krusin-Elbaum et al. | Apr 2010 | B2 |
7746696 | Paak | Jun 2010 | B1 |
7764536 | Luo et al. | Jul 2010 | B2 |
7869253 | Liaw et al. | Jan 2011 | B2 |
8054679 | Nakai et al. | Nov 2011 | B2 |
8102018 | Bertin et al. | Jan 2012 | B2 |
8243542 | Bae et al. | Aug 2012 | B2 |
8315079 | Kuo et al. | Nov 2012 | B2 |
8456892 | Yasuda | Jun 2013 | B2 |
8467226 | Bedeschi et al. | Jun 2013 | B2 |
20030036238 | Toet et al. | Feb 2003 | A1 |
20040170040 | Rinerson et al. | Sep 2004 | A1 |
20070133250 | Kim | Jun 2007 | A1 |
20080043521 | Liaw et al. | Feb 2008 | A1 |
20090091981 | Park et al. | Apr 2009 | A1 |
20090251941 | Saito | Oct 2009 | A1 |
20100039136 | Chua-Eoan et al. | Feb 2010 | A1 |
20100067279 | Choi | Mar 2010 | A1 |
20100102290 | Lu et al. | Apr 2010 | A1 |
20100110767 | Katoh et al. | May 2010 | A1 |
20100171086 | Lung et al. | Jul 2010 | A1 |
20100182821 | Muraoka et al. | Jul 2010 | A1 |
20110063888 | Chi et al. | Mar 2011 | A1 |
20110066878 | Hosono et al. | Mar 2011 | A1 |
20110122679 | Chen et al. | May 2011 | A1 |
20110205780 | Yasuda et al. | Aug 2011 | A1 |
20120074507 | Jo et al. | Mar 2012 | A1 |
20120091420 | Kusai et al. | Apr 2012 | A1 |
20120120712 | Kawai et al. | May 2012 | A1 |
20120218807 | Johnson | Aug 2012 | A1 |
20120320660 | Nazarian et al. | Dec 2012 | A1 |
20130134379 | Lu | May 2013 | A1 |
20130235648 | Kim et al. | Sep 2013 | A1 |
Number | Date | Country |
---|---|---|
1096465 | Feb 2001 | EP |
10-2009-0051206 | May 2009 | KR |
Entry |
---|
Office Action for U.S. Appl. No. 12/900,232 dated Jul. 30, 2012. |
Notice of Allowance for U.S. Appl. No. 13/051,296 dated Aug. 31, 2012. |
Notice of Allowance for U.S. Appl. No. 12/900,232 dated Sep. 18, 2012. |
Notice of Allowance for U.S. Appl. No. 12/815,318 dated Nov. 29, 2012. |
International Search Report and Written Opinion for PCT/US2012/044077 filed on Jun. 25, 2012. |
Office Action for U.S. Appl. No. 13/651,169 dated Mar. 7, 2013. |
Office Action for U.S. Appl. No. 13/174,077 dated Apr. 1, 2013. |
Office Action for U.S. Appl. No. 13/764,710 dated Aug. 9, 2013. |
Notice of Allowance for U.S. Appl. No. 13/481,696 dated Sep. 30, 2013. |
International Search Report and Written Opinion for PCT/US2013/042746 filed on May 24, 2013. |
Notice of Allowability for U.S. Appl. No. 13/651,169 dated Oct. 28, 2013. |
Notice of Allowance for U.S. Appl. No. 13/194,500 dated Oct. 28, 2013. |
Office Action for U.S. Appl. No. 13/194,479 dated Sep. 25, 2013. |
Liu, Ming et al., “rFGA: CMOS-Nano Hybrid FPGA Using RRAM Components”, IEEE International Symposium on Nanoscale Architectures, Jun. 12-13, 2008, pp. 93-98, Anaheim, USA. |
Office Action for U.S. Appl. No. 13/525,096, dated Dec. 27, 2013. |
Office Action for U.S. Appl. No. 13/174,077 dated Feb. 13, 2014. |
Office Action and List of References for U.S. Appl. No. 12/815,318 dated May 16, 2012 from the United States Patent and Trademark Office. |
International Search Report for PCT/US2011/046036 filed on Jul. 29, 2011. |
Written Opinion of the International Searching Authority for PCT/US2011/046036 filed on Jul. 29, 2011. |