Prosthetic intervertebral spinal disc with integral microprocessor

Abstract
A device for storing data related to movement of a prosthetic implant includes at least one transducer for generating at least one real time movement signal responsive to movement within the prosthetic implant. A processor generates movement data parameters and associated time stamps in response to the real time movement signal. The generated data parameters and time stamps are stored within a memory associated with the processor. A communications link may be used to selectively access the movement data parameters and the time stamps in the memory from an external source.
Description
TECHNICAL FIELD OF THE INVENTION

This invention relates to an artificial, constrained motion spinal disc for replacing intervertebral discs in the lower back, and more particularly, to an artificial disc including processing and memory storage capabilities.


BACKGROUND OF THE INVENTION

The human spine is composed of many vertebra stacked one upon the other, with an intervertebral disc between each pair of adjacent vertebra. The discs act as cartilaginous cushions and shock absorbers. The spinal cord runs in a bony canal formed by successive openings in these bones. The spinal nerves exit the spinal cord between pairs of vertebrae and supply nerves and nerve signals to and from other body structures.


The vertebral disc is a complex joint both anatomically and functionally. It is composed of three component structures: the nucleus pulposus; the annulus fibrosis, and the vertebral end plates. The biomedical composition and anatomical arrangements within these component structures are related to the biomechanical function of the disc.


The nucleus pulposus, occupying about 24% to 40% of the total disc cross-sectional area, usually contains approximately 70% to 90% water by weight.


The annulus fibrosis is a concentrically laminated structure which contains highly aligned collagen fibers and fibril cartilage embedded in an amorphous round substance. The annular layers are oriented at approximately +/−60° to the longitudinal axis of the spine. The annulus fibrosis usually contains approximately eight to ten layers and is mechanically the main stabilizing structure which resists torsional and bending forces applied to the disc.


The two vertebral end plates separate the disc from the adjacent vertebral bodies, and are composed of hyaline cartilage.


Spinal discs may be damaged or displaced due to trauma or disease. In either case, the nucleus pulposus may herniate and protrude into the vertebral canal or intervertebral foramen. This condition is known as a herniated or “slipped” disc. This may in turn press upon the spinal nerve that exits the vertebral canal through the partially obstructed foramen, causing pain or paralysis in the area of its distribution. The most frequent site of occurrence of a herniated disc is in the lower lumbar region. To alleviate this condition, two procedures are common.


First, it may be necessary to remove the involved disc surgically and fuse the two adjacent vertebrae together. Spinal fusion is a good method of eliminating symptoms, but at the expense of total loss of motion of the fused vertebral joint, as well as increased stress in the adjacent segments. In many long term patients of fused spinal segments, a detrimental phenomena has been observed whereby discs adjacent to the fused spinal segment will have increased motion and stress due to the increased stiffness of the fused segment. This is sometimes referred to “cascading spine syndrome,” where previously normal motion segments above or below a fused segment exhibit spondylolisthesis, or degenerative disc disease due to increased loading. A second method for alleviating disc problems is insertion of an intervertebral disc replacement. The object of an intervertebral disc replacement is to provide a prosthetic disc that combines both stability to support high loads of patient vertebrae and flexibility to provide the patient with sufficient mobility and proper spinal column load distribution. In attempting to satisfy these competing design requirements, basically four types of intervertebral discs have been developed; elastomer disc, ball and socket disc, mechanical spring disc, and hybrid discs.


No matter which of the artificial intervertebral disc replacements are used, all lack memory storage and processing capabilities that would assist a doctor in diagnosing a patient's spinal condition and the performance of the artificial disc once implanted. Once the artificial disc is inserted into the patient's spine, the doctor is required to rely upon verbal feedback and imaging techniques from the patient in order to diagnose any problems that may be occurring with respect to the artificial disc. This type of feedback is limited due to the lack of ability of the patient to properly describe sensations or feelings which may be coming from their back, and may further be limited by a lack of candor on the part of the patient who may fail to tell the doctor about activities the patient has engaged in that are not appropriate for the artificial disc. Thus, there is a need for a type of artificial intervertebral disc that provides processing and memory storage capabilities that would assist in the collection of data relating to the intervertebral disc that could be used either output in real time to a doctor diagnosing a patient, or alternatively, could be downloaded from the memory to provide information as to the patient's load history.


SUMMARY OF THE INVENTION

The present invention overcomes the foregoing and other problems with an apparatus for storing data relating to an event in a prosthetic prosthetic implant. A prosthetic prosthetic implant located within a joint of a patient's body includes at least one transducer for generating a real time event signal responsive to an event within the prosthetic joint. The real time event signals from the transducer are input to a processor. The processor generates movement data parameters from the real time event signals and also generates a time stamp indicating the point in time the real time event signals were generated by the transducers. The event data parameters and time stamps are stored within a memory associated with the processor. The event data parameters and time stamps may be selectively accessed in the memory from an external source via a communications link.





BRIEF DESCRIPTION OF THE DRAWINGS

For a more complete understanding of the present invention and the advantages thereof, reference is now made to the following description taken in conjunction with the accompanying Drawings in which:



FIG. 1 illustrates an artificial disc between two vertebrae of the spinal column;



FIG. 2 is a perspective view of the artificial disc;



FIG. 3 is a cross-sectional view along line 3-3 illustrated in FIG. 2 of the artificial disc;



FIG. 4 illustrates the placement of a transducer near a motion limiting member of the artificial disc;



FIG. 5 is a functional block diagram of the electronics associated with the artificial disc;



FIG. 6 is a detailed block diagram of the electronics of the artificial disc;



FIG. 7 is a schematic diagram of the electronics of the artificial disc;



FIG. 8 illustrates the transceiver circuitry for transmitting data from the artificial disc to an external location;



FIG. 8
a illustrates a wireless digital full duplex RF transceiver for transmitting data from the artificial disc to an external location;



FIG. 9 is a circuit diagram of a piezoelectric generator for powering an artificial disc;



FIG. 10 is a flow diagram illustrating the manner in which the central processing unit is awakened from a sleep mode to store data;



FIG. 11 is a flow diagram illustrating the manner in which the central processing unit processes received sensor data to store transducer output parameters and associated time stamps in memory;



FIG. 12 illustrates the manner in which parameters and associated time stamps are stored in memory;



FIG. 13 illustrates the output of a transducer and the slope and max parameters which may be calculated with respect thereto;



FIG. 14 is a flow diagram illustrating the operation of the central processing unit in both its continuous mode and store mode of operation;



FIG. 15 is a flow diagram illustrating the manner in which the artificial disc tracks time while conserving system power by having the CPU remain in a sleep mode;



FIG. 16 is a block diagram illustrating a particular use of the artificial disc with an alarm monitoring system; and



FIG. 17 is a flow diagram illustrating the operation of the artificial disc with the alarm monitoring system.





DETAILED DESCRIPTION OF THE INVENTION

While the system is described with respect to an artificial intervertebral disc, it should be realized that the described system would be useful in providing diagnostic information to a doctor with respect to any artificial joint which may be placed within the human body, wherein information regarding specific loads in joints during activity is desired. Referring now to the drawings, and more particularly to FIG. 1, there is illustrated placement of an artificial disc 100 between a first vertebra 102 and a second vertebra 104 of an individual's spinal column. As can be seen in FIG. 1, the artificial disc 100 rests in the space between the vertebrae 102 and 104 where the disc of an individual's spine normally resides. The artificial disc 100 consists of an upper plate 106 and a lower plate 108 including an elastomeric layer 110 disposed between the upper and lower plates. This will allow all forces associated with the spine to be transferred to the upper and lower plates 106 and 108.


Referring now to FIG. 2, there is illustrated a perspective view of the artificial disc 100 consisting of the upper plate 106 and the lower plate 108. For purposes of illustration, the elastomeric layer 100 has been removed and only the edges thereof are shown in phantom. The electronics portion of the artificial disc 100 is located on the upper surface 200 of the lower plate 108. The electronics portion consists of a plurality of transducers 202, one of which is illustrated in FIG. 2. The transducers 202 are connected via electrical line 206 to circuitry within a lower projection 204. The circuitry is within the interior of the lower projection 204 and comprises the processor and memory portions of the artificial disc 100. Additional transducers are connected via lines 208 and 210. As can be seen in FIG. 2, each of the upper plate 100 and the lower plate 108 has a substantially concave shaped back edge 212 and a convex shaped front edge 214. Of course designs of other shapes would also be applicable. The upper plate 106 and lower plate 108 are formed to substantially conform to the shape of the vertebra 102 and vertebra 104 between which the artificial disc 100 is fitted within the spinal column of a patient.


Referring now to FIG. 3, there is illustrated a cross-sectional view of the artificial disc 100 along section line 3-3 indicated in FIG. 2. Upper plate 106 rests on elastomeric layer 110 and lower plate 108 is below the elastomeric layer 110. Upper projection 302 extends downwardly from the bottom surface 304 of upper plate 106. As described previously with respect to FIG. 2, lower projection 204 extends upwardly from the upper surface 200 of lower plate 308. The lower plate 308 also contains the electronics package 310 associated with the artificial disc 100. Also running through the elastic layer 100 are restraining members 312 which prevent upper plate 106 and lower plate 108 from separating by greater than a maximum allowable distance. Upper projection 302 and lower projection 204 provide stops for preventing upper plate 106 and lower plate 108 from compressing toward each other beyond a minimum allowable distance.


Referring now also to FIG. 4, there is illustrated the end portion 402 of one of the restraining members 312 within the lower plate 108. The lower plate 108 defines a chamber 404 for containing the end portion 402 of the restraining member 312. When the end portion 402 of restraining member 312 moves to the upper portion of chamber 404, the end portion 402 will activate a transducer 406 on the upper edge of chamber 404. Activation of the transducer 406 provides a signal to the electronics package 310 on the lower plate 108 of the artificial disc 100. This generates and stores data indicating that the restraining member 312 has restrained plate 108 from exceeding its maximum allowable distance with respect to upper plate 106. In a similar manner, additional transducers 406 could be placed proximate to opposite ends of the restraining member 312 to produce similar transducer outputs defining forces applied to the restraining members 312.


Referring now to FIG. 4a, there is illustrated the compression stop mechanism consisting of the upper projection 302 and the lower projection 204. The upper projection 302 and lower projection 204 work in concert to prevent the upper plate 106 and lower plate 108 from compressing beyond a certain point. Compression is prevented by the upper projection 302 coming into contact with lower projection 204. A transducer 406 placed between the upper projection 302 and lower projection 204 would provide an indication of the forces acting between the two projections. Activation of the transducer 406 provides a signal to the electronics package 310 on the lower plate 108 of the artificial disc 100. This generates and stores data indicating that the upper projection 302 and the lower projection 204 have restrained plates 106 and 108 from exceeding their maximum allowable compression distance.


Referring now to FIG. 5, there is illustrated a general block diagram of the electronics package 310 and transducers 202 used within the artificial disc 100. A number of transducers 202 provide inputs to a processing unit 502. The transducers 202 comprise piezoelectric devices that generate a voltage in response to mechanical forces being applied to the transducers caused by movements between the upper plate 106 and lower plate 108. These transducers 202 are able to measure compressive forces in the artificial disc 100. In addition to the piezoelectric transducers, the transducers 202 may include one or more accelerometer/inclinometer sensors for enabling acceleration and inclination measurements in the sagital and coronal planes. In one embodiment, the accelerometer/inclinometer sensor may comprise the VTI Technologies SCA610 series device. The transducers 202 utilized by the artificial disc 100 may also include a temperature sensor for providing local temperature information related to the artificial disc 100. The transducers enable the measurement of static data, dynamic data and positional data with respect to movement within the artificial disc 100 and distributed there across, in addition to measurements of temperature.


The processing unit 502 processes the received transducer data and may either output the data in real time or store parameters representative of the data within a memory 504 associated with the processing unit 502. The processing unit 502 may consist of any number of known microprocessing units including one of the TI MSP430 family of processors. The memory 504 comprises a flash memory or RAM for storing the parameters relating to the outputs of the transducers 202. Communications link 508 and antenna 510 are provided to generate a wireless communications link between the electronics package 310 of the artificial disc and an external processing functionality. In this way, data can be uploaded from the artificial disc in one of two fashions.


In a real time mode, outputs of the transducers 202 are processed and output in real time from the processing unit 502 using the communications link 508 over antenna 510. In an upload mode, time stamped parameters stored within the memory 504 are uploaded by the processing unit 502 to the external source using the communications link 508 and antenna 510. The upload mode has the advantage of providing data relating to user activities and the activities effect upon the artificial disc 100 over a wide period of time including times when the patient may not be present within a doctor's office. The processing unit 502, communications link 508, memory 504 and transducers 202 are powered by a local power supply 506 which may consist of, for example, a battery, which battery may be rechargeable. The local power supply 506 may also consist of inductively coupled power or piezoelectric power generation.


Referring now to FIG. 6, there is illustrated a generalized block diagram of the processing unit 502. As noted herein above, there are provided a plurality of transducers 202, they being indicated as a plurality of transducers 602 labeled XDUCER 0, XDUCER 1, . . . , XDUCER N. These transducers 602 can be any type of transducer that provides an analog output on analog output line 604, a separate analog line 604 associated with each of the transducers 602. However, the transducers can provide any type of output, such as digital. The analog lines 604 are input to a multiple input multiplexer 606 (MUX) which provides a single analog output on an analog output line 610. The MUX 606 is operable to selectively sample each of the transducers 602 in accordance with a predetermined scheme. Typically, one of the transducers 602 must have the analog input thereof sampled at a particular time for the purpose of converting it to a digital value and then the next transistor output is sampled. This is facilitated with an analog-to-digital converter 612 (ADC).


In general, the circuitry of the processor 502 is facilitated with the use of conventional chips. In one embodiment, this could utilize a TI MSP430, manufactured by Texas Instruments or a C8051F018/19, manufactured by Silicon Laboratories, among others. These systems provide a mixed signal capability, such that a digital processor can be contained on the same board as data conversion circuitry for converting analog data to digital data and for converting digital data to analog data. The ADC 612 is typically fabricated with a SAR device which utilizes a successive approximation algorithm for the sampling operation. This will typically require a sampling clock and conversion of the analog signal received on the output of the MUX 606 that typically takes at least one conversion cycle to provide a digital signal on the output thereof. Therefore, this conversion cycle is the amount of time required to convert the analog signal on line 610 to a digital value and the amount of time before the next analog line can be sampled.


The output of the ADC 612 is input to a CPU 614. The CPU 614 is a microprocessor or microcontroller based system with an internal or external instruction memory 616. The instruction memory 616 stores instructions for controlling the operation of the CPU 614 and processing of the transducer 602 outputs. Additionally, there will be provided a data memory 618. In the disclosed embodiment, this data memory is a combination of flash nonvolatile memory and RAM volatile memory. The data memory 618 stores parameters and time stamps relating to the outputs of the plurality of transducers 602. The instruction memory 616 may also store data relating to the configuration of the artificial disc 100 components.


The CPU 614 operates in conjunction with an oscillator 620, which may or may not have associated therewith a crystal 622. Depending upon the stability of the oscillator 620, a crystal 622 may not be required. However, for some applications, a fairly stable clock signal is provided. As will be described herein below, the disclosed application requires a real time clock function, which requires the oscillator 620 to have a minimal drift. Therefore, the inclusion of the crystal 622 will provide for this.


The CPU 614 is powered by a power supply 624, which power supply 624, as described herein below, is provided by a battery. However, any type of external power supply could be provided, including an inductively charged capacitor.


For communicating with the CPU 614, there is provided a transceiver 628, which interfaces with the CPU 614 through a serial port interface 630, parallel connection, I2C connection, 1-wire connection Microwire connection, 3-wire connection, etc. such that data can be transferred from the CPU 614 to the transceiver 628 and from the transceiver 628 to the CPU 614. The transceiver 628 interfaces with a wireless link through an antenna 634. The SPI 630 can be any type of serial interconnect. Other types of serial links can be provided, such as the I2C serial bus interface, and RS232 serial bus interface, among others. The transceiver 628 enables interaction of the artificial disc 100 with the external environment in a number of ways, through a wireless link in the disclosed embodiment. The transceiver 628 enables an external source to provide a wake command to the CPU 614 to begin transmission of data stored in the memory 618. Alternatively, the transmission of data stored in the memory 618 may be initiated by the detection of the presence of an inductive coupling mechanism. The transceiver 628 also enables the receipt of commands and firmware updates to the programming at the CPU 614, and enables configuration of devices and trigger levels within the artificial disc 100.


Referring now to FIG. 7, there is illustrated a more detailed block diagram of the embodiment of FIG. 6. In the disclosed embodiment, there are provided for the transducer 602 three piezoelectric transducers 702, 704 and 706, as described herein above. Each of the transducers 702-706 is operable to sense force variations to allow force to be dynamically measured in the local area thereof. The transducers 702-706 are dynamic sensors such that they will provide an output when a change occurs in the force on the transducer. Each of the transducers 702-706 has two terminals, one terminal of which is input to a node 708 and the other terminals thereof which are connected to nodes 710, 712 and 714, respectively. Nodes 710-714 are input to three separate inputs of the analog multiplexer 606. Node 708 is connected to a reference voltage which is provided by a resistive divider comprised of a first resistor 716 connected between VDD and node 708 and a second resistor 718 connected between node 708 and ground. These are high impedance resistors such that variable current flows there through, the ratio typically being set based upon the desired value of the variable current. The current can be changed by any number of configurable triggers including a resistor ladder, digital POT, etc. Then the nodes 710, 712 and 714 are connected to nodes 708 through high impedance resistors 720, 722 and 724, respectively. Thus, the voltage on node 714 will be the signal voltage across the resistor 720-724. For example, if a signal is output by transducer 702, it will be impressed across resistor 720 and there will be a changing voltage on node 710 which will be input to the analog output of the multiplexer 606.


In addition to the three transducers 702-706, there is also provided an analog input on an analog input line 730 to the analog multiplexer 606, which is received from the output of an accelerometer/inclinometer 732. This is a “powered” transducer, which must be connected to the power supply during operation. This is a switched voltage, such that it is disabled during the sleep mode, which will be described herein below. The accelerometer/inclinometer is a device that is operable to measure the angle of inclination along a single axis. Since the inclinometer can only measure tilt along a single axis, a second inclinometer 734 is included, the output thereof connected to the input of the analog multiplexer 606 through an analog line 736. Again, this has a switched power supply input. With the use of the two accelerometer/inclinometers 732 and 734, if they are mounted onto a horizontal plane, rotation of the horizontal plane about the Y-axis or the X-axis can be determined and a “vector” provided or calculated.


One example of an inclinometer which may be used with the system of the present invention includes the device described in U.S. Pat. No. 6,505,409, issued Jan. 14, 2003, which is incorporated herein by reference. The inclinometer described in this patent comprises a spherical shell surrounding a spherical mass and having a reference axis and a plurality of electrodes mounted on the spherical inner surface of the spherical shell. The inclinometer may detect the inclination angle of the reference axis by the output of the plurality of electrodes. The electrodes comprise six electrodes positioned along three orthogonal axes. The electrodes are positioned at points corresponding to a surface of a regular polyhedron. The electrodes are formed as mesh electrodes, each being separated from one another by latitudinal partition lines and longitudinal partition lines. The inclination angle of the reference axis is calculated by using the electrostatic capacity between said spherical mass and the respective electrode. A closed circuit is formed by a contact between said spherical mass and an electrode, and the inclination angle of reference axis is calculated by detecting which electrode forms the closed circuit. Other examples of inclinometers include the VTI SCA610, but any type of inclinometer may potentially be used.


A strain gauge 735 may also provide an analog input to the multiplexor 606 via line 737. This is also a “powered” transducer, which must be connected to VCC during operation. This is a switched voltage that is disabled during the sleep mode. The strain gauge 735 measures the magnitude of the forces applied to the artificial disc 100. The piezoelectric transducers could be used as a wake-up for the strain gauge.


Another input of the analog multiplexer 606 is connected to an internal temperature device 740. This typically utilizes a band-gap generator output, which inherently has a temperature output. Of course, this could be any type of resistor connected in series with a transistor. Thus, the internal temperature can be determined which basically provides the ambient temperature of the chip of the integrated circuit.


The output of the analog multiplexer 606 is connected through an analog line 742 to the input of a programmable amplifier 744, which is an option. This output provides the analog output line 610 which is input to the ADC 612. This ADC 612, in addition to having a sampling clock, also requires a voltage reference, which is typically provided by an external voltage reference on a line 744. The output of the ADC 612 is connected to a digital on-chip bus 746, which interfaces to the CPU 614. Additionally, the digital bus 746 interfaces with an internal UART 748, in the disclosed embodiment, which interfaces with the transceiver 628, as described herein above. This will require a separate data line for transmit data from the UART 748 to the transceiver 628, and a separate line for receive data from the transceiver 628 to the UART 748. There could also be provided control lines for providing control bits such as data ready signals. Digital bus 746 also interfaces with a digital-to-analog converter (DAC) 745, which is operable to provide an analog output on line 747, which can be utilized to control various functions of sensors. The output of the DAC 745 could also be used for configuration or calibration of the transducers or the temperature sensor. A digital output from the CPU 614 may, for example, be used to control a resistor ladder connected to the outputs of the transducers 702, 704, 706. Thus, as the voltage provided by a system battery decreased due to use of charge within the battery, additional resistors from the resistor ladder could be switched into the circuit. This would comprise the programmable wake threshold. The threshold may be programmed from external source (doctors, medical technicians) to meet desired requirements or the threshold may be automatically altered by the CPU if the thresholds are met to many times within a selected time period.


The CPU 614 interfaces with the oscillator 620, which oscillator 620 also interfaces with a real time clock (RTC) function 750. This RTC function 750 is illustrated as a separate function in this embodiment. However, in the disclosed embodiment utilizing the MSP430 integrated circuit, this RTC function is realized with the operation of the CPU 614, where CPU 614 is programmed to count a predetermined number of the output clock cycles of the oscillator 620 corresponding to a second, at which time an internal register is incremented. When the internal register is incremented to a value of 60, it is reset and then a minutes register is incremented. This continues for the hour register, the day register, etc. This is a conventional operation. However, it should be understood that the RTC function can be facilitated with stand alone circuitry that will operate independent of the operation of CPU 614.


In the event that the real time clock function 750 is implemented as separate stand alone circuitry, it should be understood that a separate real time clock implemented in this fashion would not require the use of a separate oscillator 620 to provide the clocking functionalities necessary for operation of the artificial disc 100. This is due to the fact that the real time clock would be operating within a stable temperature environment. Since the real time clock 750 would be located within the body of a patient, the real time clock 750 would always operate within a temperature of approximately 98.6° F.+/−a few degrees for changes in the patient's body temperature. The major factor causing a change in a clock signal is temperature alterations in the operating environment, with power supply variations causing some drift. Since in this configuration the operating environment temperature is substantially unchanged, a reference oscillator signal to continually reconfigure the real time clock 750 is not necessary. Once the internal clock drift is known, the internal RC oscillator may be programmed to account for this drift in all operation.


The CPU 614 also interfaces with a flash memory block 752 through a bus 754 and random access memory (RAM) 756 through a bus 758. However, although illustrated as independent busses 754 and 758, the CPU could interface with the memory 752 and 756 through the bus 746. In actuality, the bus structure is more complex than illustrated in the integrated circuit utilized in the disclosed embodiment.


In order to conserve power, the CPU 614 is enabled to operate in a number of different modes. In one mode, the CPU 614 can operate at a very high frequency, up to 25 MHz. This provides the maximum processing power and processing speed, but also results in the highest current draw. The alternate mode is the low frequency mode wherein the CPU operates on a very low frequency clock, such as 32 KHz. In some applications of the mixed signal integrated circuit, it will go into a sleep mode wherein processing will still be facilitated, but at a much lower rate, with a number of the non-essential functions thereof powered down. In this embodiment, power is of maximum concern with the processing speed or requirements being very low. Thus, the operating speed can always be set at the low clock rate of around 32 KHz. At this clock rate, the CPU 614 is operable to control the ADC 612 to sample data at predetermined times, collect this data, subject it to processing, as will be described herein below, and store this data in flash memory, this flash memory 752 being non-volatile memory. In the third mode, the CPU 614 is placed in a total sleep mode wherein only essential processing is performed. This is a power-down mode wherein all of the current operating instructions, i.e., the state of the CPU 614, are stored in a sleep register. The CPU 614 will have watchdog circuitry associated therewith that will monitor the status of various interrupt inputs. There is provided a single interrupt input 760 in this disclosed embodiment, which is operable to be activated in the event that any signal is generated by any of the transducers 702-706, the sensors basically being zero power sensors.


The interrupt is generated by sensing the signal on nodes 710-714 and Wire-ORing the outputs to a node 762. In order to do this, three n-channel FET transistors 764, 766 and 768 are provided having the gates thereof connected to nodes 714, 712 and 710, respectively, and the source/drain paths thereof connected between ground and the node 762. Node 762 drives the gate of a p-channel FET transistor 770, node 762 connected to VCC through a resistor 772 and the source/drain path of transistor 770 connected between VCC and an interrupt line on the microcontroller. Therefore, the node 762 will be at a voltage such that n-channel transistor 770 is on. This requires the voltage on node 762 to provide a bias voltage that is sufficiently high enough to maintain the n-channel transistors 764-766 off until a signal is generated on the respective nodes 710-714. When one signal goes high, then the associated one of the transistors 764-768 will turn on, pulling node 62 low and turning off transistor 770, raising the voltage on the negative input on line 774. This will generate the interrupt. The advantage of this interrupt circuitry arises in the fact that the circuit does not draw any current when it is not actively generating the interrupt signal. Current is only drawn by the circuit in response to outputs from the transducers. In this fashion, power may be conserved by not utilizing a circuit requiring a constant current draw.


Referring now to FIG. 8, there is illustrated one manner of implementing the transceiver circuitry 628 and antenna 634 utilized for uploading data from the artificial disc 100 to an external processing source 825. The illustrated embodiment of FIG. 8 is that associated with a “passive” system, which refers to the fact that there is no battery associated therewith. In order to operate the system, there is provided an inductive coupling element 804 in the form of an inductor, which is operable to pick up an alternating wave or impulse via inductive coupling and extracting energy therein for storage in the inductive element 804. This will create a voltage across the inductive element 804 between a terminal 806 and the terminal 808. A diode 810 is connected between the node 808 and a node 812 with the anode of diode 810 connected to node 808 and the cathode of diode 810 connected to node 812. Typically, the diode 810 will be fabricated as a schottky diode, but can be a simple P-N semiconductor diode. For the purposes of this embodiment, the P-N diode will be described, although it should be understood that a schottky diode could easily be fabricated to replace diode 810. The reason for utilizing a schottky diode is that the schottky diode has a lower voltage drop in the forward conducting direction.


The diode 810 is operable to rectify the voltage across the inductive element 804 onto the node 812 which has a capacitor 814 disposed between node 812 and node 806. Node 812 is also connected through a diode 816 having the anode thereof connected to node 812 and the cathode thereof connected to node 818 to charge up a capacitor 820 disposed between node 812 and 806. The capacitor 820 is the power supply capacitor for providing power to the system.


The CPU 614 and the clock circuit 750 are provided for processing and timing functions to the system. A memory 839 is provided in communication with the CPU 614 for storage of an ID unique to the system to allow the CPU 614 to retrieve this information for transmittal back to the external processing source 820. This retrieval is automatic when the system is powered up and is continuous as long as the system is powered. This memory 618 is nonvolatile, such as a RAM, or it could be a programmable nonvolatile memory, such as flash memory.


In order to communicate with the CPU 614 for transferring data therefrom, a transmit circuit 628 is provided for interfacing to node 812 through a resistive element 844. This allows energy to be transmitted to node 812. It is important to note that the semiconductor junction across diode 810 is a capacitive junction. Therefore, this will allow coupling from node 812 to node 804. Although not illustrated, this could actually be a tuned circuit, by selecting the value of the capacitance inherent in the design of the diode 810. In any event, this allows an RF connection to be provided across diode 810 while allowing sufficient energy to be input across inductive element 804 to provide a voltage there across for rectification by diode 810 and capacitor 814. Typically, the frequency of this connection will be in the megahertz range, depending upon the design. However, many designs could be utilized. Some of these are illustrated in U.S. Pat. No. 4,333,072 by Beigel, entitled “Identification Device” issued Jun. 1, 1982 and U.S. Pat. No. 3,944,982 by Mogi et al., entitled “Remote Control System for Electric Apparatus” issued Mar. 6, 1982, both of which are hereby incorporated by reference. With these types of systems, power can be continually provided to the node 812 and subsequently to capacitors 814 and 820 to allow power to be constantly applied to the system.


The external processing source 820 includes an inductive element 850 which is operable to be disposed in an area proximate to the artificial disc. The inductive element 850 is driven by a driving circuit 852 which provides a differential output that is driven by an oscillator 854. This will be at a predetermined frequency and power level necessary to couple energy from inductive element 850 to inductive element 804. Since the external processing source 820 is an external system, the power of the oscillator 854 can be set to a level to account for any losses encountered in the scanning operation.


When the information is received from the artificial disc, it is superimposed upon the oscillator signal driving the inductive element 850. This is extracted therefrom via a detector 860 which has the output thereof input to a first low pass filter 862 and then to a second low pass filter 864. The output of low pass filters 862 and 864 are compared with a comparator 866 to provide the data. The filter 862 will provide an average voltage output, whereas the filter 864 will provide the actual digital voltage output. The output of the comparator 866 is then input to a CPU 870 which is powered by the oscillator 854 to process the data received therefrom. This can be input to a display 872.


Referring now to FIG. 8a there is illustrated a wireless digital full duplex transceiver part number XE1201A by Xemics. A microcontroller 874 receives data from an input port 875. The microcontroller 875 includes an 8-bit ADC which samples the input data at a rate of 16 KHz. The ADC pushes each sample into an ADC FIFO buffer. A algorithm pulls these samples from the FIFO buffer and using a continuously bearing slope delta compression scheme compresses each 10-bit sample to a single bit. Several consecutive samples are combined to form a frame of data that can be transmitted by the microcontroller's UART. A CRC may be used to verify data. Data is pushed onto a UART transmit FIFO buffer. The UART transmits data to and from an RF transceiver 876 over UART transceiver path 878. The SPI peripheral is used to control transceiver settings during transmission and reception over SPI control signal lines 882. The transmitting and receiving RF transceivers are synchronized so that the two transceivers do not try to transmit simultaneously. This is achieved by implementing transmission state machines in the software controlling the transceiver 876. After RF transmission, the controller 874 receiving data stores the data in a UART receive FIFO buffer. Data is pulled from this FIFO buffer by a decompression algorithm that converts each byte of received data to 8-bit DAC output values. Each pair of output values is averaged to minimize noise, so the decompression algorithm outputs four DAC samples per UART data byte. Recovered data samples are pushed onto the DAC output FIFO buffer, and the samples from the buffer are output over the data out port 882.


Referring now to FIG. 9, there is illustrated a piezoelectric generator circuit which may be used to power the artificial disc 100. FIG. 9 illustrates an electronic circuit 902 for extracting electric power from a transducer 904 acted upon by a disturbance 906. The electronic circuit includes amplifier electronics 908. Amplifier electronics 908 includes an H-bridge switching amplifier 915. In a first approach, control logic 918 operates MOSFETs 932, 932a together, and MOSFETs 934, 934a together:


Phase I


MOSFETs 932, 932a are off, MOSFETs 934, 934a are turned on, current flows through MOSFETs 934, 934a, and energy from transducer 904 is stored in inductors 940, 940a.


Phase II


MOSFETs 934, 934a are turned off and MOSFETs 932, 932a are switched on, current flows through diodes 936, 936a, and the energy stored in inductors 940, 940a is transferred to storage element 918.


Phase III


As the current becomes negative, the current stops flowing through diodes 936, 936a and flows through MOSFETs 932, 932a, and energy from storage element 918 is transferred to inductors 940, 940a.


Phase IV


MOSFETs 932, 932a are turned off, current flowing through diodes 938, 938a increases, and the energy stored in inductors 940, 940a is transferred to transducer 904.


In a second operational approach, only half of the H-bridge is operated at any given time, depending upon the polarity of the voltage desired on transducer 906. When a positive voltage is desired, MOSFET 934a is turned off and MOSFET 932a is tuned on, grounding side 926a of transducer 904. MOSFETs 932 and 934 are then turned on and off to affect the voltage on side 926 of transducer 904. When a negative voltage on transducer 904 is desired, MOSFET 932 is turned off and MOSFET 934 is turned on, grounding side 926 of transducer 904. MOSFETs 932a and 934a are then turned on and off to affect the voltage on side 926a of transducer 904.


Control logic 910 includes a sensor 912, for example, a strain gauge, micro pressure sensor, PVDF film, accelerometer, or active fiber composite sensor, which measures the motion or some other property of disturbance 906, and control electronics 914. Sensor 912 supplies a sensor signal 916 to control electronics 914. Sensor 912 can measure a number of properties including, for example, vibration amplitude, vibration mode, physical strain, position, displacement, electrical or mechanical state such as force, pressure, voltage, or current, and any combination thereof or rate of change of these, as well as temperature, humidity, altitude, or air speed orientation. In general, any physically measurable quantity which corresponds to a mechanical or electrical property of the system. A storage element 918 is used for storing the energy generated by the disturbance 906 and may comprise a rechargeable battery, capacitor, or a combination thereof. Amplifier electronics 920 provides for flow of electrical power from transducer 904 to storage element 918, as well as from storage element 918 to transducer 904.


Referring now to FIG. 10, there is illustrated a flow diagram describing the manner in which the transducers 202 may generate an input to awaken the central processing unit 502 from a sleep mode. Initially, at step 1000, the central processing unit 502 has powered down to a sleep mode in order to conserve energy within the artificial disc 100. Patient movement is detected at step 1002 and generates an input to the transducers 202 that is detected by the transducers at step 1004. Outputs of the transducers 202 cause the generation, at step 1006, of an interrupt signal to the central processing unit 502. The interrupt signal is created utilizing the three n-channel transistors and one p-channel transistor described in FIG. 7. The interrupt signal from the p-channel transistor causes the CPU 614 to awaken from the sleep mode at step 1008. Once the CPU 614 awakens, it begins processing the output of the ADC at step 1010. The manner in which the data is processed will be more fully discussed in a moment with respect to FIGS. 11 and 12.


Processing by the central processing unit of the ADC output generates a number of parameters which are stored at step 1012 within the memory of the artificial disc. Once the data has been stored, inquiry step 1014 determines if additional input is being received from the transducers. If so, control passes back to step 1010, and the ADC output is again processed for storage within the memory. If no additional transducer input is being received, the central processing unit determines, at step 1016, whether the time out period for return to the sleep mode has expired. If not, the central processing unit re-enters, at step 1018, the sleep mode to conserve system power.


Referring now to FIG. 11, there is illustrated a flow diagram describing the manner in which the central processing unit processes the received ADC output. The transducer data is received, at step 1102, from the ADC at the central processing unit. Using the received data, the central processing unit resolves a single resultant force vector and calculates the maximum output value of the transducer waveform at step 1104. The central processing unit next calculates, at step 1106, the slope of the transducer waveform. Finally, the resolved resultant force vector and calculated slope and maximum value parameters are stored in memory at step 1108 with a time stamp indicating the point in real time at which the transducer waveform was received from the transducer. By storing only selected parameters describing the waveform output rather than the entire waveform output much less memory space is required within the artificial disc 100. It should be noted that all samples of the data could be stored for later transmission or processed to further reduce the information to dynamic vectors. The more reduced the dataset, the lower the power requirements to transfer the data.


Referring now to FIG. 12, there is provided an illustration of the manner in which various parameters may be stored with associated time stamps 1204 as described in FIG. 10. The memory associated with the central processing unit contains a number of storage locations 1206 for storing parameters related to transducer inputs received when the CPU is awakened from sleep mode as described with respect to FIG. 10. These parameters are stored within a parameter field 1202 of the storage location 1006. Associated with each parameter field is a time stamp field 1004 indicating the time and date at which the parameters were generated. As can further been seen in FIG. 12, the parameters may consist of a variety of information including maximum and minimum values for each of the transducers, an x angle value and y angle value and a temperature value. In this manner, a large amount of data with respect to transducer outputs may be stored in system memory by storing a limited number of characteristics rather than the entire transducer waveform. In this fashion, a physician or diagnostician may review the system parameters to determine critical outputs of the transducers and have an idea at what point in time the activities of the patient were creating these critical outputs.


The time stamped parameters stored in the memory may include dynamic data representing the changes in the forces recorded by the transducers 202, temperature data from the temperature sensor 740, tilt and acceleration data from the accelerometers 732,734 and magnitude data from the resistor strain gauge 735.


Referring now to FIG. 13, there is illustrated the output of a transducers 202a-202c responsive to movements of the intervertebral disc 100 caused by movement of the patient. The data from the transducers may be stored in a number of fashions. In a first embodiment, a 3D resultant vector is generated from the outputs of each of the transducers. The resultant slope and magnitude of the vector may then be stored in memory if these values exceed certain predetermined thresholds. If memory storage is limited a determination and deletion of a smallest presently stored resultant vector may be made. This will create space for the storage of characteristics relating to the new larger resultant vector.


In a second embodiment, the entire waveform output from each of the transducers 202a-202c may be stored in memory for a selected period of time. In this situation the thresholds relating to the occurrence of an event that required the storage of data would have to be set sufficiently high that data was only stored a few times per day. If waveforms were stored too frequently, the memory space would quickly be exhausted and battery power would be depleted.


In a third embodiment, rather than storing the entire output waveform 1302 within the memory 504, the central processing unit 502 generates various characteristics describing the output waveform 1302. These parameters include a maximum value 1304 representing the peak output of the transducer waveform 1302 and the slope value 1306 represents the maximum slope of the output waveform 1302 of the transducer and provides an indication of the intensity of the pressures being placed between the upper plate 106 and lower plate 108 of the artificial disc 100.


The central processing unit 502 includes two separate modes for transmitting data using its communications link 508 and antenna 510. The operation of these modes are more fully illustrated in the flow diagram of FIG. 14. After occurrence of the power on self test at step 1402, the CPU enters the sleep mode at step 1404. Inquiry step 1406 determines whether or not a waking requirement has been initiated for the sleep mode. If not, control returns back to step 1404. Once a waking requirement has been met, the CPU will be awakened at step 1408.


Inquiry step 1410 determines whether force threshold requirements have been met within the artificial disc 100. If so, data from the sensors is read at step 1412, and characteristics of the provided signals are calculated at step 1408. The force thresholds may be programmed from external source to meet desired requirements or the force thresholds may be automatically altered by the CPU if the thresholds are met to many times within a selected time period. Inquiry step 1416 determines whether storage threshold requirements have been met, and if not, the CPU will return to the sleep mode at step 1404. If storage threshold requirements are met, the available memory is checked at step 1418, and the data is saved to memory at step 1420. Once the data has been saved, the CPU can return to the sleep mode at step 1404.


If the force threshold requirements have not been met at inquiry step 1410, inquiry step 1422 determines whether there is any inductive coupling connected. If so, the CPU will listen for commands at step 1424. Upon hearing commands, the CPU determines at inquiry step 1426 whether the host has requested data. If so, a stream of sensor data is provided to the host at step 1428. Inquiry step 1430 determines whether the inductive coupling is still connected, and if so, control will return back to step 1424 to listen for additional commands. If the inductive coupling is not connected, the CPU will return to the sleep mode at step 1404.


If the host has not requested data, inquiry step 1432 determines whether the host is sending parameters. If so, the new parameters are saved at step 1434 and control passes back to inquiry step 1430 to determine if inductive coupling remains connected. If the host is not transmitting parameters, control will pass to inquiry step 1430 to again determine if the inductive coupling is connected.


If no inductive coupling is detected at inquiry step 1422, inquiry step 1436 determines whether a watchdog timeout has occurred. If so, a fault is issued at step 1438 and a sanity check is reset to the default at step 1440. The CPU will then return to the sleep mode at step 1404. If no watchdog timeout is detected at inquiry step 1436, the CPU will then return to the sleep mode at step 1404.


Referring now to FIG. 15, there is illustrated the manner in which the real time clock 750 associated with the CPU 614 is able to track time within the artificial disc 100 while allowing the CPU 614 to conserve power by remaining in the sleep mode for a large percentage of the time in order to extend battery life. The CPU 614 is initially in the sleep mode at step 1502. A counter is set to “0” at step 1504. The counter is incremented, at step 1506, in response to the execution of one clock cycle of the real time clock which is running at 32 KHz per second. Inquiry step 1508 determines if the counter counting the clock cycles of the real time clock has reached 32,768. If not, control passes back to step 1506 wherein the counter is again incremented by one. If inquiry step 1508 determines that the counter does equal 32,768, the CPU 614 is awakened from sleep mode at step 1510. A “seconds” counter is incremented at step 1512, and inquiry step 1514 determines whether the “seconds” counter equals 60. If the “seconds” counter does not equal 60, the CPU 614 returns to sleep mode at step 1502 to conserve power. If inquiry step 1514 determines that the “seconds” counter equals 60 the “minutes” counter is incremented at step 1516. Inquiry step 1518 determines whether the “minutes” counter is equal to 60. If the “minutes” counter does not equal to 60, control returns to step 1502 and the CPU 614 re-enters the sleep mode. If the “minutes” counter equals 60, an “hour” counter is incremented at step 1520. Responsive to incrementing of the “hour” counter, inquiry step 1522 determines whether the “hour” counter equals 24. If not, the CPU 614 re-enters the sleep mode at step 1502. When the “hour” counter equals 24, a “day” counter is incremented at step 1524. Inquiry step 1526 determines if the end of the presently counted month has been reached. The month end number will, of course, vary depending upon the month of the year the counter is presently tracking. If the end of the month has not been reached, the CPU 614 re-enters the sleep mode at step 1502. Otherwise, the “month” counter is incremented at step 1528 and inquiry step 1530 determines whether the “month” counter is equal to 12. If the “month” counter does not equal 12, the CPU 614 re-enters the sleep mode to conserve power at step 1502. If inquiry step 1530 determines that the “month” counter equals 12, the “year” is incremented within the CPU 614 at step 1532, and the CPU re-enters the sleep mode at step 1502. Using this process, the real time clock 750 may keep track of time using the 32 KHz clock signal and conserve system power by allowing the CPU 614 to remain in sleep mode until it is necessary to increment the seconds, minutes, hours, days, month and year counters.


Referring now to FIG. 16, there is illustrated a particular application of the artificial disc 100 with respect to generating alarms to warn a patient of conditions which may be harming their spine or prosthesis. The embodiment consists of the artificial disc 1602 as described herein above. The artificial disc 1602 interfaces with a monitor alarm 1604. The monitor alarm 1604 would be strapped to a patient's back in close proximity to the artificial disc 1602 on the exterior of the patient's body such that the artificial disc 1602 and alarm monitor 1604 could inductively communicate via a link 1603 in the manner described with respect to the FIG. 8 via an inductive coupling interface. The alarm monitor 1604 also includes an RF interface for generating an RF link 1605 with a portable alarm/display 1606 worn, for example, on the wrist of the patient. The RF link 1605 is established between the alarm monitor 1604 and portable alarm/display 1606 using any known short range RF technology. The portable alarm/display 1606 would include an alarm portion 1608 for generating an audio or visual alarm to the patient and a display 1610 for displaying information indicative of the problem. The CPU 614 of the artificial disc 1602 would be programmed to generate and transmit alarm signals to the alarm monitor in response to forces measured by the transducers within the artificial disc 1602 exceeding predetermined limits. These predetermined limits would be established as indicating excessive load applied to the patient's spine or prosthesis. These limits can be changed periodically by external program signals, or a program schedule can be stored to automatically change over time.


Referring now to FIG. 17, there is illustrated a flow diagram describing the operation of the embodiment illustrated in FIG. 16. The CPU 614 is awakened from its sleep mode, as described previously with respect to FIG. 10, when it receives transducer input at step 1702. Inquiry step 1704 determines whether the inputs received from the transducers indicate that the patient has exceeded certain predetermined maximums. If not, the CPU 614 will return to the sleep mode at step 1706 and no alarm is generated. If the received transducer inputs indicate that the predetermined maximums have been exceeded, an alarm signal is generated by the CPU at step 1708. The alarm signal and any data received from the transducers indicating the condition raising the alarm is transmitted to the alarm monitor at step 1710. The alarm monitor 1604 transmits the alarm signal and any associated data to the portable alarm/display at step 1712. The portable alarm/display 1606 generates any applicable alarms or displays at step 1714 required to inform the patient of the alarm condition. Inquiry step 1716 determines if an alarm signal is still being received from the alarm monitor at step 1604. If so, the portable alarm/display 1606 continues to generate the alarm and display information at step 1714. Once the alarm signals ceases to be received, the CPU 614 will return to the sleep mode at step 1706.


Although the preferred embodiment has been described in detail, it should be understood that various changes, substitutions and alterations can be made therein without departing from the spirit and scope of the invention as defined by the appended claims.

Claims
  • 1. A prosthetic implant for implanting in a body, the implant comprising: a support member for interfacing with bone;at least one sensor for measuring parameters associated with the prosthetic implant;a memory for storing an output of the at least one sensor for later retrieval;a power management device for controlling operation of said memory, said power management device operable to apply operating power to said memory when storing information therein and retrieving information therefrom, and said power management device operable to reduce power applied to said memory device at times when information is not being stored therein or retrieved therefrom; anda telemetry device operable to transmit at least some contents of said memory in response to an external request.
  • 2. The prosthetic implant of claim 1, wherein said support member is adapted to adhere to said bone.
  • 3. The prosthetic implant of claim 1, wherein said support member includes a first interface surface for interfacing with bone on one side of an articulating joint and a second interface surface for interfacing with bone on another side of the articulating joint, and said sensor disposed proximate to one of said first or second interface surfaces.
  • 4. The prosthetic implant of claim 3, wherein said memory is disposed between said first and second interface surfaces.
  • 5. The prosthetic implant of claim 3, wherein said first and second interface surfaces are associated with first and second support structures formed of a first material, and further comprising a third support structure disposed between said first and second support structures and comprising a second material different from said first material.
  • 6. The prosthetic implant of claim 5, wherein said second material is a resilient material and said first material is a non-resilient material.
  • 7. The prosthetic implant of claim 6, wherein said sensor is disposed on a surface of one of said first and second support structures facing an interface therewith of said third support structure.
  • 8. The prosthetic implant of claim 1, wherein the prosthetic implant is an implantable vertebral disk.
  • 9. The prosthetic implant of claim 1, and further comprising a power source for powering said memory.
  • 10. The prosthetic implant of claim 9, wherein said telemetry device is powered by said power source.
  • 11. The prosthetic implant of claim 1, wherein said power management device includes: an activity detector for detecting a change in an output of said sensor; anda power switch for selectively applying power to said memory in response to said activity detector detecting a change in the output of said sensor that exceeds a predetermined threshold.
  • 12. The method of claim 11, further comprising a processing unit, said processing unit controlling the placing of information in said memory and the retrieval of information therefrom, said processing unit having the power thereto controlled by said power management device, such that power thereto can be decreased when information is not being placed in said memory or being retrieved therefrom.
  • 13. The prosthetic implant of claim 12, wherein said processing unit, when operating in a reduced power mode, is operable to control said power switch and is operable to process the output of said activity detector.
  • 14. The prosthetic implant of claim 1, wherein the at least one sensor measures at least one force associated with said support member.
  • 15. The prosthetic implant of claim 1, wherein the at least one sensor measures an inclination associated with said support member.
  • 16. The prosthetic implant of claim 1, wherein the at least one sensor measures a temperature associated with said support member.
  • 17. A prosthetic implant for implanting in a body, the implant comprising: a support member for interfacing with bone;at least one sensor for measuring parameters associated with the prosthetic implant and providing an output signal representative thereof;a processing unit for receiving the output of said at least one sensor and processing said received output; anda memory for storing information representative of the output of said at least one sensor under control of said processing unit;an activity detector for detecting a change in the output of said sensor; anda power switch for selectively applying power to said memory in response to said activity detector detecting a change in the output of said sensor that exceeds a predetermined threshold and for causing said processing unit to operate in a reduced power mode when the predetermined threshold output of said sensor is not exceeded for a predetermined period of time.
  • 18. The prosthetic implant of claim 17, wherein said memory comprises a non-volatile memory which is controlled by said power management device to apply power to said memory at least during placing of information therein and to reduce power thereto during at least a portion of the time that said processing unit operates in reduced power mode.
  • 19. The prosthetic implant of claim 17, and further comprising a telemetry device operable to transmit at least some contents of said memory in response to an external request.
  • 20. The prosthetic implant of claim 19, wherein said power management device is operable to apply power to said telemetry device when information is transferred by said telemetry device.
  • 21. The prosthetic implant of claim 19, wherein said telemetry device is operable to receive information from an external device for storage in said memory.
  • 22. The prosthetic implant of claim 19, wherein said telemetry device is operable to receive information from an external device to define an end of a reduced power time period during which said processing unit operates in a reduced power mode.
  • 23. The prosthetic implant of claim 17, wherein the predetermined threshold is selectively programmable.
  • 24. The prosthetic implant of claim 17, wherein the predetermined threshold is automatically altered responsive to the sensor exceeding the predetermined threshold a predetermined number of times in a second predetermined time period.
  • 25. The prosthetic implant of claim 17, wherein said processing unit, when operating in said reduced power mode, is operable to control said power switch and is operable to process the output of said activity detector.
  • 26. The prosthetic implant of claim 17, wherein said activity detector is non power consuming at least prior to any detection of activity from said sensor.
  • 27. The prosthetic implant of claim 17, wherein said support member is adhered to said bone.
  • 28. The prosthetic implant of claim 17, wherein said support member includes a first interface surface for interfacing with bone on one side of an articulating joint and a second interface surface for interfacing with bone on another side of the articulating joint, and said sensor disposed proximate to one of said first or second interface surfaces.
  • 29. The prosthetic implant of claim 28, wherein said processing unit is disposed between said first and second interface surfaces.
  • 30. The prosthetic implant of claim 28, wherein said first and second interface surfaces are associated with first and second support structures formed of a first material, and further comprising a third support structure disposed between said first and second support structures and comprised of a second material different from said first material.
  • 31. The prosthetic implant of claim 30, wherein said second material is a resilient material and said first material is a non-resilient material.
  • 32. The prosthetic implant of claim 31, wherein said sensor is disposed on the surface of one of said first and second support structures facing the interface therewith of said third support structure.
  • 33. The prosthetic implant of claim 17, wherein the prosthetic implant is an implantable vertebral disk.
  • 34. The prosthetic implant of claim 17, wherein said sensor comprises a dynamic force sensor.
  • 35. The prosthetic implant of claim 34, wherein said dynamic force sensor comprises a piezoelectric sensor.
  • 36. The prosthetic implant of claim 17, wherein said power management device is operable to place said processing unit in a non-reduced power mode at times other than said predetermined time periods such that said processing unit can process the information output by said sensor in said non-reduced power mode.
  • 37. The prosthetic implant of claim 17, wherein the at least one sensor measures at least one force associated with said support member.
  • 38. The prosthetic implant of claim 17, wherein the at least one sensor is operable to measure an inclination associated with said support member.
  • 39. The prosthetic implant of claim 17, wherein the at least one sensor measures a temperature associated with said support member.
  • 40. An implant for use within a body proximate to a particular location, comprising: at least one sensor for measuring parameters associated with the particular location;a time base for providing temporal information;a memory for retrievably storing the output of the at least one sensor in association with the temporal information wherein said memory is a non-volatile memory;a power management device for controlling operation of said memory, said power management device operable to apply power to said memory when placing information therein and retrieving information therefrom, and said power management device operable to reduce power applied to said memory at times when information is not being stored therein or retrieved therefrom; anda telemetry device operable to transmit the at least some contents of said memory in response to an external request.
  • 41. The implant of claim 40, further comprising a power source for powering said memory.
  • 42. The implant of claim 41, wherein said telemetry device is powered by said power source.
  • 43. The implant of claim 40, wherein said power management device includes: an activity detector for detecting a change in the output of said sensor; anda power switch for selectively applying power to said memory in response to said activity detector detecting a change in the output of said sensor that exceeds a predetermined threshold.
  • 44. The implant of claim 43, further comprising a processing unit powered by said power source, said processing unit controlling the placing of information into said memory and the retrieval of information therefrom, said processing unit having the power applied thereto controlled by said power management device, such that power thereto applied to the processing unit can be decreased when information is not being placed into said memory or being retrieved therefrom.
  • 45. The implant of claim 44, wherein said processing unit, when operating in a reduced power mode is operable to control said power switch and is operable to process the output of said activity detector.
  • 46. The implant of claim 40, wherein the at least one sensor measures temperature of the body proximate to the particular location.
  • 47. A prosthetic implant system, the system comprising: a prosthetic spinal disc having a sensor for measuring a parameter associated with the prosthetic spinal disc and a transmitter suitable to transmit data related to the measured parameter;an alarm monitor for receiving the transmitted data and for generating an alarm upon meeting of a predetermined criterion;an activity detector for detecting a change in the output of said sensor; anda power switch for selectively applying power to said memory in response to said activity detector detecting a change in the output of said sensor that exceeds a predetermined threshold.
US Referenced Citations (271)
Number Name Date Kind
3662758 Glover May 1972 A
3699970 Brindley et al. Oct 1972 A
3944982 Mogi et al. Mar 1976 A
4057069 Dorffer et al. Nov 1977 A
4220156 Schulman et al. Sep 1980 A
4284856 Hochmair et al. Aug 1981 A
4333072 Beigel Jun 1982 A
4357497 Hochmair et al. Nov 1982 A
4408608 Daly et al. Oct 1983 A
4459989 Borkan Jul 1984 A
4515158 Patrick et al. May 1985 A
4592359 Galbraith Jun 1986 A
4592360 Lesnick Jun 1986 A
4602638 Adams Jul 1986 A
4612934 Borkan Sep 1986 A
4679560 Galbraith Jul 1987 A
4712179 Heimer Dec 1987 A
4735204 Sussman et al. Apr 1988 A
4793353 Borkan Dec 1988 A
4867164 Zabara Sep 1989 A
4947844 McDermott Aug 1990 A
4979508 Beck Dec 1990 A
5117825 Grevious Jun 1992 A
5170806 Colen Dec 1992 A
5186170 Varrichio et al. Feb 1993 A
5197488 Kovacevic Mar 1993 A
5235980 Varrichio et al. Aug 1993 A
5300120 Knapp et al. Apr 1994 A
5313953 Yomtov et al. May 1994 A
5314453 Jeutter May 1994 A
5314457 Jeutter et al. May 1994 A
5314458 Najafi et al. May 1994 A
5321618 Gessman Jun 1994 A
5324315 Grevious Jun 1994 A
5326363 Aikins Jul 1994 A
5350411 Ryan et al. Sep 1994 A
5360437 Thompson Nov 1994 A
5370666 Lindberg et al. Dec 1994 A
5383912 Cox et al. Jan 1995 A
5383915 Adams Jan 1995 A
5405367 Schulman et al. Apr 1995 A
5411536 Armstrong May 1995 A
5433736 Nilsson Jul 1995 A
5439481 Adams Aug 1995 A
5456724 Yen et al. Oct 1995 A
5522865 Schulman et al. Jun 1996 A
5522866 Fernald Jun 1996 A
5545191 Mann et al. Aug 1996 A
5562713 Silvian Oct 1996 A
5562714 Grevious Oct 1996 A
5569307 Schulman et al. Oct 1996 A
5579781 Cooke Dec 1996 A
5584870 Single et al. Dec 1996 A
5593430 Renger Jan 1997 A
5626625 Fernald May 1997 A
5626630 Markowitz et al. May 1997 A
5630835 Brownlee May 1997 A
5630836 Prem et al. May 1997 A
5662694 Lidman et al. Sep 1997 A
5674249 de Coriolis et al. Oct 1997 A
5674265 Deschamps et al. Oct 1997 A
5683432 Goedeke et al. Nov 1997 A
5697958 Paul et al. Dec 1997 A
5703474 Smalser Dec 1997 A
5720770 Nappholz et al. Feb 1998 A
5720771 Snell Feb 1998 A
5728154 Crossett et al. Mar 1998 A
5733313 Barreras et al. Mar 1998 A
5735887 Barreras et al. Apr 1998 A
5741314 Daly et al. Apr 1998 A
5741315 Lee et al. Apr 1998 A
5759199 Snell et al. Jun 1998 A
5766232 Grevious et al. Jun 1998 A
5769876 Silvian Jun 1998 A
5776171 Peckham et al. Jul 1998 A
5792207 Dietrich Aug 1998 A
5792208 Gray Aug 1998 A
5814089 Stokes et al. Sep 1998 A
5833603 Kovacs et al. Nov 1998 A
5836983 Weijand et al. Nov 1998 A
5843139 Goedeke et al. Dec 1998 A
5861018 Feierbach Jan 1999 A
5861019 Sun et al. Jan 1999 A
5891184 Lee et al. Apr 1999 A
5893889 Harrington Apr 1999 A
5899928 Sholder et al. May 1999 A
5899931 Deschamp et al. May 1999 A
5919214 Ciciarelli et al. Jul 1999 A
5935078 Feierbach Aug 1999 A
5935171 Schneider et al. Aug 1999 A
5941906 Barreras et al. Aug 1999 A
5951594 Kerver Sep 1999 A
5961540 Renger Oct 1999 A
5977431 Knapp Nov 1999 A
5978713 Prutchi et al. Nov 1999 A
5991664 Seligman Nov 1999 A
5999848 Gord et al. Dec 1999 A
5999857 Weijand et al. Dec 1999 A
6009350 Renken Dec 1999 A
6034296 Elvin et al. Mar 2000 A
6047214 Mueller et al. Apr 2000 A
6058330 Borza May 2000 A
6059784 Perusek May 2000 A
6070103 Ogden May 2000 A
6073050 Griffith Jun 2000 A
6076016 Feierbach Jun 2000 A
6083248 Thompson Jul 2000 A
6106551 Crossett et al. Aug 2000 A
6115636 Ryan Sep 2000 A
6141592 Pauly Oct 2000 A
6167310 Grevious Dec 2000 A
6167312 Goedeke Dec 2000 A
6169925 Villaseca et al. Jan 2001 B1
6176879 Reischl et al. Jan 2001 B1
6185452 Schulman et al. Feb 2001 B1
6201993 Kruse et al. Mar 2001 B1
6223083 Rosar Apr 2001 B1
6228085 Theken et al. May 2001 B1
6230059 Duffin May 2001 B1
6236889 Soykan et al. May 2001 B1
6239724 Doron et al. May 2001 B1
6240317 Villaseca et al. May 2001 B1
6243608 Pauly et al. Jun 2001 B1
6245109 Mendes et al. Jun 2001 B1
6249703 Stanton et al. Jun 2001 B1
6263245 Snell Jul 2001 B1
6263246 Goedeke et al. Jul 2001 B1
6263247 Mueller et al. Jul 2001 B1
6295473 Rosar Sep 2001 B1
6298271 Weijand Oct 2001 B1
6301504 Silvian Oct 2001 B1
6325756 Webb et al. Dec 2001 B1
6345203 Mueller et al. Feb 2002 B1
6348070 Teissl et al. Feb 2002 B1
6349234 Pauly et al. Feb 2002 B2
6356789 Hinssen et al. Mar 2002 B1
6358202 Arent Mar 2002 B1
6389318 Zarinetchi et al. May 2002 B1
6400990 Silvian Jun 2002 B1
6405088 Merlin et al. Jun 2002 B1
6424867 Snell et al. Jul 2002 B1
6427088 Bowman et al. Jul 2002 B1
6430444 Borza Aug 2002 B1
6434429 Kraus et al. Aug 2002 B1
6441747 Khair et al. Aug 2002 B1
6442433 Linberg Aug 2002 B1
6443891 Grevious Sep 2002 B1
6447448 Ishikawa et al. Sep 2002 B1
6453200 Koslar Sep 2002 B1
6456256 Amundson et al. Sep 2002 B1
6456875 Wilkinson et al. Sep 2002 B1
6456883 Torgerson et al. Sep 2002 B1
6456887 Dudding et al. Sep 2002 B1
6463329 Goedeke Oct 2002 B1
6470213 Alley Oct 2002 B1
6470215 Kraus et al. Oct 2002 B1
6471645 Warkentin et al. Oct 2002 B1
6473652 Sarwal et al. Oct 2002 B1
6477424 Thompson et al. Nov 2002 B1
6477425 Norwick et al. Nov 2002 B1
6478737 Bardy Nov 2002 B2
6480744 Ferek-Petric Nov 2002 B2
6480745 Nelson et al. Nov 2002 B2
6487452 Legay Nov 2002 B2
6490487 Kraus et al. Dec 2002 B1
6505072 Linder et al. Jan 2003 B1
6505409 Toda et al. Jan 2003 B2
6507759 Prutchi et al. Jan 2003 B1
6510345 Van Bentem Jan 2003 B1
6522928 Whitehurst et al. Feb 2003 B2
6530954 Eckmiller Mar 2003 B1
6535766 Thompson et al. Mar 2003 B1
6539253 Thompson et al. Mar 2003 B2
6542777 Griffith et al. Apr 2003 B1
6553262 Lang et al. Apr 2003 B1
6554781 Hill et al. Apr 2003 B1
6556871 Schmitt et al. Apr 2003 B2
6561975 Pool et al. May 2003 B1
6564104 Nelson et al. May 2003 B2
6564105 Starkweather et al. May 2003 B2
6567703 Thompson et al. May 2003 B1
6571128 Lebel et al. May 2003 B2
6574503 Ferek-Petric Jun 2003 B2
6574509 Kraus et al. Jun 2003 B1
6574510 Von Arx et al. Jun 2003 B2
6574511 Lee Jun 2003 B2
6577898 Silvian Jun 2003 B2
6577899 Lebel et al. Jun 2003 B2
6577900 Silvian Jun 2003 B1
6577901 Thompson Jun 2003 B2
6580177 Hagood, IV et al. Jun 2003 B1
6580947 Thompson Jun 2003 B1
6580948 Haupert et al. Jun 2003 B2
6585763 Keilman et al. Jul 2003 B1
6655035 Ghandi et al. Dec 2003 B2
6662048 Balczewski et al. Dec 2003 B2
6706005 Roy et al. Mar 2004 B2
6731976 Penn et al. May 2004 B2
6802811 Slepian Oct 2004 B1
6834436 Townsend et al. Dec 2004 B2
7169181 Kuras Jan 2007 B2
7531002 Sutton et al. May 2009 B2
20010023360 Nelson et al. Sep 2001 A1
20010023361 Pauly et al. Sep 2001 A1
20010027331 Thompson Oct 2001 A1
20010031998 Nelson et al. Oct 2001 A1
20010041920 Starkweather et al. Nov 2001 A1
20020013613 Haller et al. Jan 2002 A1
20020013614 Thompson Jan 2002 A1
20020026224 Thompson et al. Feb 2002 A1
20020032470 Linberg Mar 2002 A1
20020042637 Stover Apr 2002 A1
20020045920 Thompson Apr 2002 A1
20020049394 Roy et al. Apr 2002 A1
20020049480 Lebel et al. Apr 2002 A1
20020049481 Conley et al. Apr 2002 A1
20020049482 Fabian et al. Apr 2002 A1
20020062141 Moore May 2002 A1
20020065539 Von Arx et al. May 2002 A1
20020065540 Lebel et al. May 2002 A1
20020068962 Ferek-Petric Jun 2002 A1
20020072733 Flaherty Jun 2002 A1
20020072783 Goedeke et al. Jun 2002 A1
20020072784 Sheppard et al. Jun 2002 A1
20020072785 Nelson et al. Jun 2002 A1
20020077671 Govari et al. Jun 2002 A1
20020077672 Govari et al. Jun 2002 A1
20020077673 Penner et al. Jun 2002 A1
20020082665 Haller et al. Jun 2002 A1
20020087203 Schmitt et al. Jul 2002 A1
20020095195 Mass et al. Jul 2002 A1
20020095196 Linberg Jul 2002 A1
20020099423 Berg et al. Jul 2002 A1
20020099424 Ferek-Petric Jul 2002 A1
20020103514 Abrahamson Aug 2002 A1
20020107557 Edell et al. Aug 2002 A1
20020120310 Linden et al. Aug 2002 A1
20020123776 Von Arx et al. Sep 2002 A1
20020123777 Dolgin et al. Sep 2002 A1
20020123778 Linberg Sep 2002 A1
20020123779 Zarinetchi et al. Sep 2002 A1
20020169487 Graindorge Nov 2002 A1
20020169488 Limousin et al. Nov 2002 A1
20020173830 Starkweather et al. Nov 2002 A1
20020183806 Abrahamson et al. Dec 2002 A1
20020193846 Pool et al. Dec 2002 A1
20020193847 Daum et al. Dec 2002 A1
20030009203 Lebel et al. Jan 2003 A1
20030009204 Amundson et al. Jan 2003 A1
20030014090 Abrahamson Jan 2003 A1
20030018369 Thompson et al. Jan 2003 A1
20030028226 Thompson et al. Feb 2003 A1
20030032993 Mickle et al. Feb 2003 A1
20030040806 MacDonald Feb 2003 A1
20030045913 Stroebel et al. Mar 2003 A1
20030050676 Hubelbank et al. Mar 2003 A1
20030060859 Bourget Mar 2003 A1
20030065370 Lebel et al. Apr 2003 A1
20030069614 Bowman et al. Apr 2003 A1
20030069644 Kovacevic et al. Apr 2003 A1
20030074035 Bornhoft et al. Apr 2003 A1
20030074036 Prutchi et al. Apr 2003 A1
20030083718 Cox May 2003 A1
20030083719 Shankar et al. May 2003 A1
20030088295 Cox May 2003 A1
20030114896 Boute et al. Jun 2003 A1
20030114897 Von Arx et al. Jun 2003 A1
20030114898 Von Arx et al. Jun 2003 A1
20030114899 Woods et al. Jun 2003 A1
20030225440 Cancel et al. Dec 2003 A1
20050234555 Sutton et al. Oct 2005 A1
Foreign Referenced Citations (2)
Number Date Country
0 619 101 Oct 1994 EP
WO 9733513 Sep 1997 WO
Related Publications (1)
Number Date Country
20050273170 A1 Dec 2005 US