1. Technical Field
The present disclosure relates to a circuit for protecting a digital integrated chip.
2. Description of Related Art
When testing a motherboard, a digital integrated chip arranged on the motherboard is used for controlling the operation of many elements, such as a memory of the motherboard. However, the working parameters of the digital integrated chip should be regulated when a central processing unit (CPU) is not mounted in a CPU socket, otherwise, the digital integrated chip may be damaged.
Many aspects of the embodiments can be better understood with parameter to the following drawing. The components in the drawing are not necessarily drawn to scale, the emphasis instead being placed upon clearly illustrating the principles of the present embodiments. Moreover, in the drawing, like numerals designate corresponding parts throughout the several views.
The FIGURE is a circuit diagram of a protection circuit for digital integrated chip in accordance with an exemplary embodiment of the present disclosure.
The disclosure, including the drawing, is illustrated by way of example and not by way of limitation. References to “an” or “one” embodiment in this disclosure are not necessarily to the same embodiment, and such references mean at least one.
Referring to the FIGURE, a protection circuit 1 is connected between a central processing unit (CPU) socket 10 and a digital integrated chip 20, to prevent the digital integrated chip 20 from being damaged. The protection circuit 1 in accordance with an exemplary embodiment includes a first electronic switch, such as a p-channel field effect transistor (FET) Q1, a second electronic switch, such as an n-channel FET Q2, and resistors R1-R4. A gate of the FET Q2 is connected to a signal pin SKTOCC of the CPU socket 10, and also connected to a power source P3V3 through the resistor R1. The resistor R2 is connected between the gate of the FET Q2 and ground. A source of the FET Q2 is grounded. A drain of the FET Q2 is connected to a power source P5V_SB through the resistor R3 and also connected to a gate of the FET Q1 through the resistor R4. A drain of the FET Q1 is connected to the digital integrated chip 20. A source of the FET Q1 is connected to a data transmitting line SMBDAT of a system management bus (SMBus) 3. In other embodiments, the first electronic switch may be an npn transistor, and the second electronic switch may be a pnp transistor. The digital integrated chip 20 is a digital pulse width modulation integrated chip.
In use, when the CPU socket 10 does not contain a CPU 2, the signal pin SKTOCC of the CPU socket 10 outputs a high level signal to the FET Q2. The FET Q2 is turned on. The source of the FET Q2 is at a low level. The FET Q1 is turned on. The data transmitting line SMBDAT is connected to the digital integrated chip 20. Thus, the working parameters of the digital integrated chip 20 such as voltage can be regulated through the data transmitting line SMBDAT of the SMBus 3.
When the CPU socket 10 contains the CPU 2, the signal pin SKTOCC of the CPU socket 10 outputs a low level signal. The FET Q2 is turned off. The gate of the FET Q1 receives a high level signal and is turned off. The data transmitting line SMBDAT is disconnected from the digital integrated chip 20. Thus, the parameters of the digital integrated chip 20 cannot be regulated through the data transmitting line SMBDAT of the SMBus 3, and any damage to the digital integrated chip 20 is prevented.
The protection circuit 1 can control the parameters of the digital integrated chip 20 to be regulated according to the high or low level signals of the signal pin SKTOCC of the CPU socket 10, to prevent the digital integrated chip 20 from being damaged.
Even though numerous characteristics and advantages of the disclosure have been set forth in the foregoing description, together with details of the structure and function of the disclosure, the disclosure is illustrative only, and changes may be made in detail, especially in the matters of shape, size, and arrangement of parts within the principles of the disclosure to the full extent indicated by the broad general meaning of the terms in which the appended claims are expressed.
Number | Date | Country | Kind |
---|---|---|---|
201110219518.0 | Aug 2011 | CN | national |