1. Field of the Invention
The present invention relates to driving techniques for supplying power to a load, and more particularly, to driving circuitry in full bridge or half bridge inverter applications having non-overlapping pulses for vertical branches of the bridge, i.e., low voltage channel and high voltage channel.
2. Description of the Related Art
a illustrates a typical structure of level shift stage circuit 10 in the prior art. The level shift stage circuit 10 is provided with two HV DMOS transistors 14 and 16 for providing SET and RESET pulses to a RS flip flop 12. The input pulses applied to the Driving logic block 18 are decomposed into SET and RESET short pulses synchronous to the rising edge and falling edge of input signal. The level shifter, i.e., the transistors 14 and 16 generates two pulses, SETBAR and RESETBAR. These pulses are inverted once and are then applied to the RS flip flop 12. The output Q of the RS flip flop 12 will generate one square wave pulse, which is applied to the external power MOS transistor 13 and via a driver 15. Referring
The most important feature in the translation function when driving pulses from low voltage side to high voltage side is that using high voltage MOS/DMOS or BJT (Bipolar Junction Transistor) transistors result in dissipation of power, increase of cost, and occupation of space.
Accordingly, there exists a need for a converter circuit which is able to minimize the number of the transistors and the dissipation of power.
It is an object of the present invention to provide a half or full bridge circuit with minimized power dissipation.
In order to achieve the above object, the present invention provides a switched bridge circuit which comprises a first switch, a second switch, and a non-overlapping pulse generator. The first switch is coupled to a load. The second switch is coupled to said load. The non-overlapping pulse generator is coupled to the first switch and the second switch and coupled to receive an input signal. The non-overlapping pulse generator in response to the input signal generates a first control signal and a second control signal that respectively control the first and second switches. The pulses in the first and second control signals are not overlapped so that the first and second switches are not simultaneously enabled.
Other objects, advantages, and novel features of the invention will become more apparent from the following detailed description when taken in conjunction with the accompanying drawing.
a is a schematic of a typical structure of a level shift stage in prior art.
b is the timing diagram of the driving logic block of the level shift stage shown in
a is a timing diagram of high and low side input signals and high and low side signals in the switching control circuit shown in
b is a timing diagram of control signals A and B and high and low side signals in the switching control circuit shown in
a is a schematic of an exemplary circuit of the non-overlapping pulse generator in the switching control circuit according to one embodiment of the present invention.
b is a schematic of another exemplary circuit of the non-overlapping pulse generator in the switching control circuit according to one embodiment of the present invention.
c is a schematic of still another exemplary circuit of the non-overlapping pulse generator in the switching control circuit according to one embodiment of the present invention.
a is a schematic of an exemplary circuit of the edge detector in the switching control circuit.
b is a timing diagram of the edge detector shown in
c is a schematic of another exemplary circuit of the edge detector in the switching control circuit according to one embodiment of the present invention.
While not wishing to be bound by example, the following Detailed Description will proceed with reference to a CCFL (Cold Cathode Fluorescent Lamp) as the load for the circuit of the present invention. The CCFL may serve as a backlight of a an LCD (liquid crystal display) panel, to illuminate the LCD panel. However, it will be apparent that the present invention is not limited only to driving one or more CCFLs, rather, the present invention should be broadly construed as a power converter circuit and methodology independent of the particular load for a particular application.
Referring to
The circuit 200 includes a logic unit 210 coupled to input terminals 218 and 219. Two edge detectors 212 and 214 are coupled to the logic unit 210 and output signals as control signal A and control signal B. The edge detectors 212 and 214 are coupled to two switches 262 and 264, respectively, and output signals as a high side signal and a low side signal, respectively, for alternatively turning on the two switches 262 and 264.
The two switches 262 and 264 may be N-channel metal oxide semiconductor field effect transistor (MOSFET) gate-controlled switches. The drain of the switch 264 is connected to a voltage source (HV, for example 600 volt), the source of the switch 264 is connected to the drain of the switch 262, and the source of the switch 262 is connected to the ground.
In other embodiments, it will be apparent to those skilled in the art that the switches 262 and 264 may be P-channel metal oxide semiconductor field effect transistor (MOSFET) gate-controlled switches.
According to one embodiment of the present invention, the input terminals 218 and 219 introduce two input signals, i.e., a high side input signal and a low side input signal, into the logic unit 210. Referring to
According to another embodiment of the present invention, the input terminal 218 is enabled and the logic unit 210 is served as a non-overlapping pulse generator. Referring to
The rising edge of signal A is slightly delayed to the falling edge of signal B, and the rising edge of signal B is slightly delayed to falling edge of signal A. The sum of the slight delay between the rising edge of signal A and the falling edge of signal B and the slight delay between the rising edge of signal B and the falling edge of signal A is defined as a non-overlapping time t1.
The non-overlapping pulse generator 210 is well known to those skilled in the art. Referring to
Referring to
Referring to
Referring to
Again referring to
Referring to
Referring to
Referring to
Again referring to
The plurality of output short positive pulses from the edge detector 214, i.e., the low side signal, are applied to a CK end of a D type flip flop 252 via two INVERTOR gates 232 and 234. The D type flip flop 252 is connected in a toggle configuration so as to form a output Q from the short positive pulses. The output Q of the D type flip flop 252 will generate a switch signal which is substantially similar to the signal B from the non-overlapping pulse generator 210. The switch signal is input into the switch 262 via a driver 242 to control the switch 262, e.g., to enable and disable switch 262. That is, the rising edge of the switch signal enables switch 262 and the falling edge of the switch signal disables switch 262.
The plurality of output short positive pulses from the edge detector 212, i.e., the high side signal, are applied to a AND gate 290 and then the gate of a switch or a level shifter, such as a high voltage DMOS transistor 270. Referring to
The drain of DMOS transistor 270 is coupled to a resistor 272 and an INVERTER gate 236. The source of the DMOS transistor 270 is coupled to ground such that the plurality of positive pulses of the high side signal enable the transistor 270 and a plurality of voltage drops or negative pulses are generated between the two ends of the resistor 276. The input of the INVERTER gate 236 is connected to and protected by a zener diodes 274. The output of the INVERTER gate 236 is connected to a CK end of a D type flip-flop 254. The negative pulses at drain of DMOS transistor 270 are input into the INVERTER gate 236 to form a plurality of positive pulses which is similar to the pulses of the channel A but with a higher voltage. The D type flip flop 254 is connected in a toggle configuration so as to form a output from the plurality of short positive pulses. The output Q of the D type flip flop 254 will generate a switch signal which is substantially similar to the control signal A from the non-overlapping pulse generator 210. The switch signal is input into the switch 264 via a driver 246 to turn on and off the switch 264, e.g., to enable and disable switch 264. That is, the rising edge of the switch signal enables switch 264 and the falling edge of the switch signal disables switch 264.
It will be apparent to those skilled in the art that the circuit 200 indicated in the about description is a half bridge DC to AC converter circuit, and can be easily modified to a full bridge DC to AC converter circuit without departing from the scope of the present invention.
Referring to
Referring to
In a step 714, the first control signal and the second control signal are decomposed to form a first short pulse signal and a second short pulses signal. According to an embodiment of the present invention, rising and falling edges of the first control signal and the second control signal are detected to form the first and second short pulse signals. In other words, the first short pulse signal has a plurality of short pulses in response to the rising and the falling edges of the first control signal, and the second short pulse signal has a plurality of short pulses in response to the rising and the falling edges of the second control signal. In one embodiment, one of the first and the second short pulse signals respectively in response to the first and the second control signals is level-shifted.
In a step 718, a first switch signal and a second switch signal is formed in response to the first short pulse signal and second short pulse signal, respectively. The first switch signal and the second switch signal are similar to the first control signal and the second control signal, respectively. According to an embodiment of the present invention, the output state of the first switch signal is changed upon receiving a pulse from the first short pulse signal, and the output state of the second switch signal is changed upon receiving a pulse from the second short pulse signal. In a step 720, the first switch and the second switch is enabled and disabled in response to the first switch signal and the second switch signal, respectively. In other words, the output state of the first switch is changed upon receiving a pulse from the first short pulse signal, and the output state of the second switch is changed upon receiving a pulse from the second short pulse signal.
While the foregoing description and drawings represent the preferred embodiments of the present invention, it will be understood that various additions, modifications and substitutions may be made therein without departing from the spirit and scope of the principles of the present invention as defined in the accompanying claims. One skilled in the art will appreciate that the invention may be used with many modifications of form, structure, arrangement, proportions, materials, elements, and components and otherwise, used in the practice of the invention, which are particularly adapted to specific environments and operative requirements without departing from the principles of the present invention. The presently disclosed embodiments are therefore to be considered in all respects as illustrative and not restrictive, the scope of the invention being indicated by the appended claims and their legal equivalents, and not limited to the foregoing description.
Number | Name | Date | Kind |
---|---|---|---|
5764024 | Wilson | Jun 1998 | A |
6130563 | Pilling et al. | Oct 2000 | A |
6376999 | Li et al. | Apr 2002 | B1 |
6535035 | Ziemer | Mar 2003 | B2 |
6958919 | Kung | Oct 2005 | B1 |