Number | Name | Date | Kind |
---|---|---|---|
4533843 | McAlexander, III et al. | Aug 1985 | |
4543500 | McAlexander, III et al. | Sep 1985 | |
4748349 | McAlexander, III et al. | May 1988 | |
5222042 | Ichiguchi | Jun 1993 | |
5253204 | Hatakeyama et al. | Oct 1993 | |
5282171 | Tokami et al. | Jan 1994 | |
5313429 | Chevallier et al. | May 1994 | |
5659519 | Lee et al. | Aug 1997 | |
5696731 | Miyamoto | Dec 1997 |
Entry |
---|
Joynson et al. "Eliminating Threshold Losses in MOS Circuits by Bootstrapping Using Varactor Coupling", IEEE Journal of Solid-State Circuits, vol. SC-7, No. 3, Jun. 1972, pp. 217-224. |
Martino et al., "An On-Chip Back-Bias Generator for MOS Dynamic Memory", IEEE Journal of Solid-State Circuits, vol. SC-15, No. 5, Oct. 1980, pp. 820-826. |
Fujishima et al., "A Storage-Node-Boosted RAM with Word-Line Delay Compensation", IEEE Journal of Solid-State Circuits, vol. SC-17, No. 5, Oct. 1982, pp. 872-976. |