Claims
- 1. An apparatus comprising:
- a class AB amplifier circuit;
- a bias circuit operably coupled to the class AB amplifier circuit, wherein the bias circuit contains exactly two substantially equal resistors arranged and configured to substantially reduce noise attributable to the bias circuit,
- wherein the bias circuit includes two active elements coupled between a voltage source and ground, with the substantially equal resistors configured in series with the two active elements,
- and wherein a first one of the two substantially equal resistors couples the two active elements to the voltage source, and a second one of the two substantially equal resistors couples the two active elements to ground,
- wherein the bias circuit does not include any other circuit elements in parallel with the two substantially equal resistors that would preclude noise attributable to the bias circuit from being substantially reduced,
- and wherein the noise is due in part to thermal noise and in part to flicker noise.
- 2. The apparatus of claim 1, wherein both of the two active elements are diode-connected transistors.
- 3. The apparatus of claim 2, wherein the transistors are MOSFETs.
- 4. The apparatus of claim 2, wherein each of the substantially equal resistors has a resistance greater than 10K.
- 5. The apparatus of claim 2, wherein each of the substantially equal resistors has a resistance substantially equal to 25K.
- 6. A push pull buffer comprising:
- an output stage including:
- a pair of complementary MOSFETs configured as voltage followers and connected together in push pull with an output between the pair;
- a bias network including:
- a pair of diode-connected complementary MOSFETs arranged in series;
- a pair of matched resistors forming a first matched resistor and a second matched resistor, with the first matched resistor coupling one side of the pair of diode-connected MOSFETs to a voltage source, and the second matched resistor coupling the other side of the pair of diode-connected MOSFETs to a ground;
- a pair of coupling resistors operably interconnecting the bias network and the output stage to bias the complementary MOSFETs of the output stage for class AB operation;
- such that noise voltages generated between the pair of matched resistors are substantially equally divided between the complementary MOSFETs of the output stage, resulting in essentially no net change in voltage at the output,
- wherein the bias circuit does not include any other circuit elements in parallel with the matched resistors that would preclude the noise voltages from being substantially equally divided between the complementary MOSFETs of the output stage resulting in essentially no net change in voltage at the output,
- and wherein the noise voltages are due in part to thermal noise, and in part to flicker noise.
Parent Case Info
This is a continuation of application Ser. No. 08/215,883, filed Mar. 22, 1994, now abandoned, which is a continuation of application Ser. No. 07/936,805, file Aug. 27, 1992, now abandoned.
US Referenced Citations (13)
Continuations (2)
|
Number |
Date |
Country |
Parent |
215883 |
Mar 1994 |
|
Parent |
936805 |
Aug 1992 |
|