Claims
- 1. A quadrature signal generator including:
a polyphase filter where four resistive elements and four variable capacitive elements are connected alternately in series to form a loop; and a phase corrector that variably controls the capacitance of the variable capacitive elements.
- 2. A quadrature signal generator as recited in claim 1 wherein the polyphase filter includes:
a first output terminal connected to the common point of a first resistive element and a first variable capacitive element 1; a second output terminal connected to the common point of a second resistive element and a second variable capacitive element; a third output terminal connected to the common point of a third resistive element and a third variable capacitive element; a fourth output terminal connected to the common point of a fourth resistive element and a fourth variable capacitive element; a first input terminal at the common point of the first variable capacitive element and the second resistive element and at the common point of the fourth variable capacitive element and the first resistive element; and a second input terminal at the common point of the second variable capacitive element and the third resistive element and at the common point of the third variable capacitive element and the fourth resistive element; and wherein the phase corrector is connected between the output terminals and the variable capacitive elements, variably controlling the capacitance of the variable capacitive elements based on the signals output from the output terminals.
- 3. A quadrature signal generator as recited in claim 1 wherein the phase corrector includes:
dividers that divide the signals output from the output terminals; phase frequency detectors that take two signals in sequential pairs from among the four output signals from the dividers, detect the phase difference of each pair of signals, and output the current signals corresponding to the phase difference so detected; charge pumps that charge or discharge in response to the current signals output from the phase frequency detectors; loop filters that filter each voltage output following the charging or discharging of the charge pumps; comparators that take two signals in sequential pairs from among the four voltage signals that have been filtered and output from the loop filters, compare the magnitudes of each pair, and output clock signals in accordance with the result of such comparison; a multiplexer that multiplexes the clock signals output from the comparators and selects one signal for output; an integrator that integrates the selected signal for output; a path selecting element that selects the path for the output signal from the integrator to be provided selectively to one or more of the variable capacitive elements as the voltage signal for varying the capacitance; a control signal generator that generates the control signal based on the reference clock signal and outputs it to the corresponding components, wherein the control signal includes the first clock signal that enables one or more components among the dividers, the phase frequency detectors, the charge pumps, the loop filters, and the comparators, of which there are four in all, from, and the second clock signal that controls the selection of the output signal and the output holding time in the multiplexer, and the third clock signal that controls the path selection of the path selecting element; and a voltage control signal holding element that holds the voltage control signal output from the path selecting element for a certain time, to characterize the quadrature signal generator.
- 4. A quadrature signal generator as recited in claim 3 wherein the control signals are set to make the clock holding time of the first clock signal shorter than the clock holding time of the reference clock signal and to make the clock holding time of the second clock signal shorter than the clock holding time of the first clock signal but equal to the clock holding time of the third clock signal 3.
- 5. A quadrature signal generator as recited in claim 3 the variable capacitor elements include varactors.
- 6. A quadrature signal generator as recited in claim 1 wherein the variable capacitive elements include a first PMOS transistor and a second PMOS transistor, where the gates of the first and second PMOS transistors are connected to each other, and the source and the drain of each PMOS transistor are connected to each other and are connected to the adjacent said relevant resistor, and also an output terminal of the voltage control signal selecting element is connected to the common point of the gates.
- 7. A quadrature signal generator as recited in claim 1 wherein the phase corrector includes:
a divider that takes signals in parallel from the output terminals, divides them, and outputs them in parallel; a signal selecting element that selects two adjacent signals as a pair of output signals from among the four signals received from the dividers; a phase frequency detector that detects the phase difference of the pair of signals output from the signal selecting element and outputs the corresponding current signal; a charge pump that charges or discharges in response to the current signal output; a path selecting element that selects the path for the voltage signal following the above charging or discharging to be provided selectively to one or more of the variable capacitive elements; a signal holding element that holds the voltage signal provided to the selected variable capacitive elements through the path selecting element for a certain time; and a control element that controls the signal selection in the signal selecting element and the path in the path selecting element based on the reference clock signal, to characterize the quadrature signal generator.
- 8. A quadrature signal generator as recited in claim 7 wherein the control element generates a first clock signal that selects the four divided output signals one by one in sequence as the control signal for the signal selection, and a second and third clock signals that select the two signals alternately that are adjacent to the signal selected as per the first clock signal during the duration of the first clock signal 1.
- 9. A quadrature signal generator as recited in claim 7 wherein the control element generates the control signal for the path selection based on the control signal for the signal selection.
Priority Claims (1)
Number |
Date |
Country |
Kind |
10-2001-0014783 |
Mar 2001 |
KR |
|
CROSS REFERENCE TO RELATED APPLICATIONS
[0001] This application is a continuation of co-pending U.S. patent application Ser. No. 10/105,092 (Attorney Docket No. BEKAP104), entitled QUADRATURE SIGNAL GENERATOR AND PHASE ERROR CORRECTION METHOD filed Mar. 22, 2002 which is incorporated herein by reference for all purposes, which claims priority to Korean Patent Application No. KR 2001-0014783, filed Mar. 22, 2001, which is incorporated herein by reference for all purposes.
Continuations (1)
|
Number |
Date |
Country |
Parent |
10105092 |
Mar 2002 |
US |
Child |
10245823 |
Sep 2002 |
US |