The present disclosure relates to delta sigma modulators, in particular to quantization noise coupling delta sigma ADC's.
In the IEEE JSSC paper reference (K. Lee, M. R. Miller and G. C. Temes, “An 8.1 mW, 82 dB Delta-Sigma ADC with 1.9 MHz BW and −98 dB THD,”, IEEE J. Solid State Circuits, vol. 44, no. 8, pp. 2202-2211, August 2009), a delta sigma analog-to-digital converter (ADC) with quantization noise coupling (QNC) is presented. The quantization noise coupling is a transposition on the analog domain of the truncation error feedback largely used in the digital domain. The idea is that the quantization noise error made by the quantizer of the ADC is memorized and fed back to the quantizer input so that this error is integrated in the next samples processing.
The implementation of this quantization noise coupling is described in the aforementioned reference article and uses a feed forward summation amplifier (a feed forward summation amplifier is often used in delta-sigma ADC to provide low distortion transfer functions). By adding multiple capacitors in ping pong on the feedback of the amplifier and by adding phases to control these capacitors, the quantization error feedback is realized. This implementation needs additional capacitors and control phases and an additional digital-to-analog converter (DAC) with an additional delay for the signals at the input of this additional DAC (See Figure II of the reference article).
This implementation may be cumbersome and not adapted to a DAC implementation that requires two phases to process the DAC output (like the 5-level DAC described in commonly owned U.S. Pat. No. 7,102,558, which is hereby incorporated in its entirety by reference herein for all purposes).
VREFP and VREFM represent voltages at the differential reference input terminals. The reference voltage VREF=VREFP−VREFM. VINP and VINM represent voltages at the differential input signal terminals. The input signal voltage VIN=VINP−VINM. The transfer reference capacitors 132a and 132b may be equal to C/2. The input sampling capacitors 130a and 130b may be equal to A*C/2. The feed-back capacitors 134a and 134b may be equal to C. The input voltage is: VIN=VINP−VINM, and the output voltage is: VOUT=VOUTP−VOUTM. The gain of the circuit shown is A.
Switching sequences for these five levels are shown in
In this conventional embodiment as shown in the circuit diagram and associated table in
Therefore a need exists for a simpler implementation of the quantization noise coupling, at the expense of slightly modifying the signal transfer function of which the modification is very minor if a large oversampling ratio (OSR) is used in the Delta-Sigma ADC.
According to an embodiment, a delta-sigma modulator may comprise a first summing point subtracting a first feedback signal from an input signal and forwarding a result to a transfer function, a second summing point adding an output signal from the transfer function to the input signal and subtracting a second feedback signal, a first integrator receiving an output signal from the second summing point, a quantizer receiving an output signal from the integrator and generating an output bitstream, and a digital-to-analog converter receiving the bitstream, wherein the first and second feedback signal are the output signal from the digital-to-analog converter delayed by a one sample delay.
According to a further embodiment of the delta-sigma modulator, the delta-sigma modulator may operate with a charge phase and a transfer phase and quantization is performed in the transfer phase. According to a further embodiment of the delta-sigma modulator, the digital-to-analog converter (DAC) can be implemented by two charge-transfer DACs each configured to delay a generated analog feedback signal by one sample. According to a further embodiment of the delta-sigma modulator, the delta-sigma modulator can be oversampled. According to a further embodiment of the delta-sigma modulator, the delta-sigma modulator can be an n-th order, multi-loop or multi-bit modulator. According to a further embodiment of the delta-sigma modulator, the transfer function can be provided by a second integrator generating an output signal fed to a first amplifier to via a second amplifier to a third integrator, wherein the output signal of the third integrator is amplified by a third amplifier whose output signal is added to the output signal of the first amplifier. According to a further embodiment of the delta-sigma modulator, the quantizer can be a n-level multi-bit variable resolution quantizer. According to a further embodiment of the delta-sigma modulator, a charge phase may be non-overlapping with a following transfer phase. According to a further embodiment of the delta-sigma modulator, the delta-sigma modulator may further comprise a latch signal generated at the end of the transfer phase and used to latch a signal for the quantizer. According to a further embodiment of the delta-sigma modulator, a summing point can be implemented by a node connected with a first terminal of at least a first capacitor and a second capacitor, wherein the second terminals of the first and second capacitor receive charges to be added via respective switches. According to a further embodiment of the delta-sigma modulator, the digital-to-analog converter (DAC) can be a single voltage DAC followed by a one sample delay, wherein an output of the one-sample delay if coupled with the first and second summing point.
According to another embodiment, a method for operating a delta-sigma modulator may comprise: subtracting a first feedback signal from an input signal and forwarding a result to a transfer function, adding an output signal from the transfer function to the input signal and subtracting a second feedback signal and integrating a resulting output signal, quantizing the integrated signal and generating an output bitstream, and converting the bitstream into an analog signal and delaying the analog signal by a one sample delay to provide the first and second feedback signal.
According to a further embodiment of the method, the method can be performed with a charge phase and a transfer phase and quantization is performed in the transfer phase. According to a further embodiment of the method, a digital-to-analog conversion can be implemented by two charge-transfer digital-to-analog converters (DAC) each configured to delay a generated analog feedback signal by one sample. According to a further embodiment of the method, the delta-sigma modulator can be oversampled. According to a further embodiment of the method, the quantizer can be a n-level multi-bit variable resolution quantizer. According to a further embodiment of the method, the transfer function can be provided by a second integrator generating an output signal fed to a first amplifier to via a second amplifier to a third integrator, wherein the output signal of the third integrator is amplified by a third amplifier whose output signal is added to the output signal of the first amplifier. According to a further embodiment of the method, the step of quantizing can be performed by a n-level multi-bit variable resolution quantizer. According to a further embodiment of the method, a charge phase may be non-overlapping with a following transfer phase. According to a further embodiment of the method, the method may further comprise a latch signal generated at the end of the transfer phase and used to latch a signal for the quantizer. According to a further embodiment of the method, the step of adding may be implemented by a node connected with a first terminal of at least a first capacitor and a second capacitor, wherein the second terminals of the first and second capacitor receive charges to be added via respective switches. According to a further embodiment of the method, converting the bitstream may be performed by a single voltage DAC followed by a one sample delay, wherein an output of the one-sample delay if coupled with the first and second summing point.
A more complete understanding of the present disclosure may be acquired by referring to the following description taken in conjunction with the accompanying drawings wherein:
a and b illustrates another schematic block diagram of a delta-sigma ADC according to various embodiments of this disclosure;
a-e show possible switching sequences for the circuit shown in
Referring now to the drawings, in particular
According to various embodiments, a delta-sigma ADC implementation can be provided using quantization noise coupling as shown in
The implementation is simplified by adding the second delay 380 in the main feedback DAC signal path. This delay 380 can be realized according to one embodiment by performing the quantization during the phase P2. Hence, the quantization happens at the end of P2 during the feed-forward (FF) phase, and by applying the DAC signals at the next phases P1 and P2. Contrary to this concept, in the article mentioned above, in a conventional system the quantization happens in phase P1 and the main DAC gives its output in phase P2, in other words the DAC samples in phase P2.
As shown in
The
As shown in the exemplary embodiment of
The output of quantizer 455 provides the bitstream which is then forwarded to the digital decimation filter (not shown). Furthermore, when the QNC is not activated, as shown in
b shows the same structure with QNC activated. Now, the digital output signal of quantizer 455 if fed to quantization error feedback DAC 480 in addition to main feedback DAC 460. An additional summing point 470 is provided that receives the output signal from summing point 450 and the output signal of multi-bit DAC 480. The output signal of adder 470 is then integrated by integrator 475 which now produces output signal y that is again forwarded to quantizer 455.
This delay that has been added helps in such an implementation as shown in
The integrator 475 if implemented by opamp 570 and capacitors 560 and 562 and switches 554, 556, and 558 for the negative branch and switches 564, 566, and 568 for the positive branch. The second charge transfer multi bit DAC 480 is formed by the unit 580 which comprises a set of input switches for the DAC 480 and receiving the bitstream and reference voltages VREFP and VREFN and the sampling caps 546, 548 for the DAC 480. The implementation of unit 580 can be, for example, similar to the one shown with unit 102 in
The output OP, OM of the schematic shown in
As mentioned above, this implementation uses two DACs 460 and 480, both receiving the same input and working synchronously. The two DACs 460 and 480 are needed because the DACs transfer charges at two different spots according to this specific implementation. However, other embodiments may only require a single voltage DAC.
The circuit shown in
The reset switches, if enabled during P1 can also easily disable the integrator configuration and erase the memory between each sample. This combined with a constant 0 input on the DAC (that can be easily implemented in combinatorial logic at the DAC digital input) can completely disable the QNC configuration and easily enable toggling between QNC on and QNC off implementations if required (for example toggling between
According to another embodiment, if the VCM signal is replaced by x1P for switch 516, by x1N for switch 522, by x2P for switch 518, by x2P for switch 520, by VinM for switch 524, by VinP for switch 514, then a double sampling can be realized in each branch, resulting in a possible improvement of the signal to noise ratio for the feed forward block. The double sampling scheme can also reduce the capacitors by a factor of two. This is applicable here since the block is an integrator stage and it can include all the known improvements in integrator stages such as double sampling to improve its signal to noise ratio.
There is no more the need of additional feedback capacitors and complex ping pong configuration. There is only one simple feedback capacitor (capacitors 560, 562) and a standard integrator stage 475 where sampling is done in phase P1 and transfer to the feedback capacitors 560, 562 is done in phase P2 as will become evident with the exemplary implementation shown in
This simpler implementation can be used as long as a feed forward (FF) path is present in the system, to allow the feed forward summer to be in a simple integrator configuration, and requires the quantization to be done at the end of phase P2. It is very useful because it is compatible with charge transfer DACs that have two phases sampling and transferring. The small drawback is that it adds a delay compared to the reference article in the main DAC feedback and thus it modifies the transfer function. However, for large enough oversampling rates (OSR), or small enough bandwidths, this modification can be neglected (if the added delay is small, or if the sample frequency is large compared to the bandwidth of interest which is usually the case in an oversampling converter) and gives very minor perturbation of the output spectrum (in the order of less than 0.01 dB in the current implementation with a second order single loop modulator with an OSR of 256).
In summary, a better SNQR can be achieved for delta-sigma modulators without adding significant circuitry. For example, according to one embodiment only an additional DAC and its switches are required and no active circuitry. Furthermore, the implementation is simplified compared to conventional delta-sigma modulators.
While embodiments of this disclosure have been depicted, described, and are defined by reference to example embodiments of the disclosure, such references do not imply a limitation on the disclosure, and no such limitation is to be inferred. The subject matter disclosed is capable of considerable modification, alteration, and equivalents in form and function, as will occur to those ordinarily skilled in the pertinent art and having the benefit of this disclosure. The depicted and described embodiments of this disclosure are examples only, and are not exhaustive of the scope of the disclosure.
This application claims priority to commonly owned U.S. Provisional Patent Application No. 61/834,207; filed Jun. 12, 2013; and is hereby incorporated by reference herein for all purposes.
Number | Date | Country | |
---|---|---|---|
61834207 | Jun 2013 | US |