Claims
- 1. A quasi-self-aligned process for building an emitter stack of a bipolar (NPN or PNP) transistor comprising the steps of:
forming a first insulating layer over the emitter location of a silicon substrate, forming a second insulating layer over the first insulating layer at the emitter location, opening a window through the first and the second insulating layer to the emitter location, undercutting the second insulating by differentially etching away the first insulating layer beneath the second insulating layer, conformally forming an emitter material on the exposed silicon substrate, and forming an electrical contact to the emitter material.
- 2. The process of claim 1 further comprising the step of forming an insulator spacer isolating the emitter stack.
- 3. The process of claim 2 wherein the spacers and the first insulating layer are oxides and the second insulating layer is a nitride, and where the emitter material is polysilicon and the electrical contact is a salicide.
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] The present application is a divisional of commonly assigned copending U.S. patent application Ser. No. 10/395,460, which was filed on Mar. 24, 2003, of common title and inventorship with the present invention, and which is hereby incorporated by reference. Priority is claimed from this co-pending application.
[0002] The present application also claims priority and the benefit of U.S. Provisional Patent Application Ser. No. 60/369,434 which was filed on Apr. 2, 2002, of common inventorship and title as this application, and which provisional application is hereby incorporated herein by reference.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60369434 |
Apr 2002 |
US |
Divisions (1)
|
Number |
Date |
Country |
| Parent |
10395460 |
Mar 2003 |
US |
| Child |
10889329 |
Jul 2004 |
US |