Claims
- 1. A memory cell structure comprising:
- first and second cross-coupled inverters, each inverter comprising first and second series-coupled MOS transistors;
- each of said transistors of said second inverter comprising a source, disposed near the periphery of the cell, and a drain; and
- means for shielding said drains including a serpentine-shaped channel region coupled between said drain and said source.
- 2. The structure of claim 1 further comprising:
- an electrically insulating body;
- a conducting layer disposed proximate said body and having gates of said transistors therein; and
- a barrier layer means disposed between said body and said conducting layer for preventing photoconduction between said body and said conducting layer.
- 3. The structure of claim 2 wherein said insulating body comprises sapphire.
- 4. The structure of claim 2 wherein said barrier layer means comprises a silicon oxide.
- 5. The structure of claim 2 wherein said barrier layer means comprises a material having a band gap greater than the band gap of said insulating body and said conducting layer.
- 6. The structure of claim 2 wherein said barrier layer means has a maximum thickness of about 300 nm.
- 7. The structure of claim 6 wherein said thickness is about 100 nm.
- 8. The structure of claim 2 wherein said conducting layer comprises polysilicon.
Government Interests
The Government has rights in this invention pursuant to Subcontract No. A6ZV-700000-E-507 under Contract No. F04704-84-C-0061 awarded by the Department of the Air Force.
US Referenced Citations (9)
Foreign Referenced Citations (2)
Number |
Date |
Country |
54-159188 |
Dec 1979 |
JPX |
56-56666 |
May 1981 |
JPX |
Non-Patent Literature Citations (1)
Entry |
Herbert et al. "SOS Test Structures for Measurement of Photocurrent Sources and Upset Dose Rates in Memories",DNA/Aerospace Corp. Workshop on Test Structures for Radiation Hardening and Hardness Assurance, Feb. 19, 1986. |