Claims
- 1. A radiation hard bistable logic circuit comprising, in combination:
- a first pair of transistors connected in parallel and having input and output means;
- a second pair of transistors connected in parallel and having input and output means;
- the input means for each pair comprising a common input signal connection respectively for the transistors of each pair of transistors;
- a branch connection from the common connection for each pair of transistors to the respective transistors of each pair;
- a diode connected in each branch connection and oriented to block current attempting to flow from each transistor toward the diode in its branch connection thereby precluding either transistor of each pair from influencing the other transistor of each pair due to radiation affecting any transistor of each pair; said diodes of each pair of transistors being thereby connected back to back;
- the output means comprising a diode in circuit with each transistor with the diodes of each pair of transistors being connected together as an OR circuit in turn connecting the OR output to the common input connection of the other pair of transistors for maintaining the logic state of the pair of transistors in which one transistor is temporarily affected by radiation, whereby when one pair of transistors is in a first logic state being on, the other pair is in a second logic state being off and vice versa.
- 2. A radiation hard bistable logic circuit comprising, in combination:
- a first pair of transistors connected in parallel and having input and output means;
- a second pair of transistors connected in parallel and having input and output means;
- the output means of the first pair being connected to the input means of the second pair and the output means of the second pair being connected to the input means of the first pair whereby when one pair of transistors is in a first logic state being on, the other pair is in a second logic state being off and vice versa;
- each of said input means comprising a pair of diodes connected back to back between the respective transistors of each pair to prevent logic upset of any transistor paired with a transistor whose logic state is temporarily altered by radiation;
- the output means of each pair comprises an OR circuit for maintaining the lock state of the pair of transistors in which one transistor is temporarily affected by radiation;
- each of said OR circuits comprises a diode connected in the output of each transistor and a resistor connected in series with said diodes; and
- at least the back to back diodes are characterized by a breakdown voltage of about 12 volts, and a saturation current of approximately 10.sup.-17 amperes.
- 3. The circuit of claim 1, wherein:
- the transistors of the first and second transistor pairs are FETs, and said back-to-back diodes are connected directly between the gates of each transistor pair.
- 4. The circuit of claim 1, wherein:
- the transistors of the first and second transistor pairs are bipolar transistors, and the back-to-back diodes are connected between the bases of each transistor pair.
- 5. The circuit of claim 2, wherein:
- the circuit parameters will accommodate a 1 milliampere, 1 nanosecond single event upset pulse without experiencing a permanent change in logic state of the transistor pairs.
Government Interests
This invention was made with Government support under Contract No. F04704-84-C-0061 awarded by the Air Force. The Government has certain rights in this invention.
US Referenced Citations (5)