Terman, “Aluminum-Silicon Self-Aligned Gate Process With Field Shield,” IBM Technical Disclosure Bulletin, 15(9), 1973, pp. 2852-2854. |
Krick, “Triple-Density MNOS Memory Array With Field Shield,” IBM Technical Disclosure Bulletin 16(6), 1973, pp. 1723-1725. |
Abbas et al., “Low-Leakage, N-Channel Silicon Gate FET With A Self-Aligned Field Shield,” IEDM Technical Digest, IBM System Products Div., N.Y. 1973, pp. 371-373. |
Terman et al., “Making A One-Device Memory Cell,” IBM Technical Disclosure Bulletin 15(9), 1973, pp. 2852-2854. |
Kalter and Vanderslice, Jr., “Making A One-Device Memory Cell,” IBM Technical Disclosure Bulletin 18(4), Sep. 1975, pp. 1019-1020. |
Dingwell et al., “A High Speed Bulk CMOS C2L Microprocessor,” Microprocessor Advancements, in Proceedings of the IEEE International Solid State Circuits Conf., 1977, pp. 136-137. |
Koyanagi et al., “Novel High Density, Stacked Capacitor MOS RAM,” IEEE/IEDM, Washington, D.C., Dec. 4-6, 1978, pp. 348-351. |
Wakamiya et al., “Fully Planarized 0.5μm Technologies for 16M DRAM,” IEEE/IEDM, Sa Francisco, Dec. 11-14, 1988, pp. 246-249. |
Shimizu et al., “Deep Submicron Device Isolation With Buried Insulator Between Source/Drain Polysilicon (BIPS),” IEEE/IEDM, San Francisco, Dec. 11-14, 1988, pp. 96-99. |
“Selective Removal of Polysilicon to Obtain Improved Masterslice,”0 IBM Technical Disclosure Bulletin 31(4), 1988, pp. 249-252. |
Erb et al., “Hi-C Isolation of DRAM Storage Capacitors,” IEEE/IEDM, San Francisco, Dec. 13-15, 1992, pp. 612-615. |
Manchanda et al., “A High-Performance Directly Insertable Self-Aligned Ultra-Rad-Hard an Enhanced Isolation Field-Oxide Technology for Gigahertz Silicon,” IEEE Transactions on Electron Devices 36(4):651-658, 1989. |
Iwamatsu et al. “CAD-Compatible High-Speed CMOS/SIMOX Technology Using Field-Shield Isolation For 1M Gate Array,” IEEE/IEDM, Washington, D.C., Dec. 5-8, 1993, pp. 475-478. |