Claims
- 1. A system, comprising:
- a receiving section adapted to receive signals having frequencies within a plurality of frequency channels, each one of the channels having its own predetermined channel bandwidth f.sub.b and said plurality of frequency channels extending over a predetermined overall bandwidth, and the channels having a predetermined frequency separation .delta. equal to or greater than twice of f.sub.b ; and
- a sampler for sampling said received signals at a sampling frequency less than twice the predetermined overall bandwidth, such sampling frequency being selected to convert the frequency of a signal within a selected one of the frequency channels to a predetermined intermediate frequency, f.sub.if and to convert the frequencies of signals of unselected ones of the frequency channels to frequencies other than the predetermined intermediate frequency, without overlapping.
- 2. The system recited in claim 1 wherein the sampling frequency is selected to convert the frequencies of signals of unselected ones of the frequency channels to frequencies greater than f.sub.if +f.sub.b /2.
- 3. The system recited in claim 2 wherein the sampling frequency is selected to produce the intermediate frequency fif=.delta./4, said fif being lower than converted frequencies of the unselected channels.
- 4. The system recited in claim 1 wherein intermediate frequency f.sub.if is determined in accordance, with the following formula: ##EQU17## where L is a non-negative integer.
- 5. The system recited in claim 1 wherein: ##EQU18## where f.sub.c is the carrier frequency of the selected channel, N is the number of channels, f.sub.g is a sampling frequency and K is the largest integer k satisfying
- k.ltoreq.(4(f.sub.c /.delta.)-1)/4N.
- 6. The system recited in claim 1 wherein the receiving section included a demodulator and wherein said demodulator provides a control signal for a first AGC circuit and a second AGC circuit.
- 7. A system comprising:
- a receiving section adapted to receive signals having frequencies within a plurality of frequency channels, each one of the channels having a predetermined channel bandwidth f.sub.b, and said plurality of frequency channels extending over a predetermined overall bandwidth, and the channels having a predetermined frequency separation .delta. equal to or greater than twice of f.sub.b ; and
- a sampler for sampling said received signals at a sampling frequency less than twice the predetermined overall bandwidth, the sampling frequency being selected to downconvert the frequency of a signal within a selected one of the frequency channels to a predetermined intermediate frequency f.sub.if and to convert the frequencies of signals of the unselected one of the frequency channels to frequencies other than the predetermined intermediate frequency, without overlapping.
- 8. The system recite in claim 7 wherein the sampling frequency f.sub.g is selected to produce intermediate frequency f.sub.if less than .delta..
- 9. The system recited in claim 8, wherein fif is approximately equal to (.delta./4)(2L+1), where L in an integer equal to, or greater than, 0.
- 10. The system recited in claim 8 wherein the intermediate frequency fif=.delta./4.
- 11. The system recited in claim 8 including a low pass filter for selectively passing only frequencies less than .delta. to a demodulator.
- 12. The system recited in claim 11 including: an analog to digital converter for converting the signals passed by the low pass filter; and
- a Hilbert-Transform-pair filter section for demodulating the passed signals.
- 13. The system recited in claim 12 wherein the Hilbert-Transform-pair section includes: a pair of filter in Hilbert-Transform-pair relationship fed by digitized, intermediate frequency signal passed by the low pass filter;
- a pair of multipliers fed by the outputs of the Hilbert-Transform-pair filters for producing signals representative of the square of the digitized signals fed to said multipliers; and
- an adder for adding the signals produced by each multiplier to generate the demodulated signal.
- 14. The system recited in claim 11, wherein said low pass filter passes frequencies less than ((.delta./4)+(f.sub.b /2)).
- 15. The system recited in claim 7 wherein sampling frequency is given by: ##EQU19## where N is the number of channels, f.sub.c is a carrier frequency of the selected one of the frequency channels, f.sub.s is a sampling frequency, and K is a constant.
- 16. The system recited in claim 15 wherein K is the largest integer which is smaller than, or equal to: ##EQU20##
- 17. The system recited in claim 7 wherein the receiving section includes: a digitizer section for converting the intermediate frequency signals into corresponding digital signals; and
- a digital signal processor for processing the digital signals.
- 18. The system recited in claim 17 wherein the receiving section includes: a first automatic gain control (AGC) circuit, fed by a low pass filter passed intermediate frequency signals and responsive to an output of the digital signal processor, for adjusting the gain of the first AGC circuit in accordance with the output of the digital signal processor; and
- a second AGC circuit fed by the digital signals and the output of the digital signal processor, for adjusting the gain of the digital signals in the second AGC circuit in accordance with the output of the digital signal processor.
- 19. The system recited in claim 18 wherein the receiver section includes a demodulator and wherein said demodulator provides a control signal for the first AGC circuit and the second AGC circuit.
Parent Case Info
This application is a continuation of application Ser. No. 08/615,347 filed Mar. 13, 1996, U.S. Pat. No. 5,758,274.
US Referenced Citations (6)
Non-Patent Literature Citations (1)
Entry |
IEEE Journal of Solid-State Circuits, vol. 25, No. 1., Feb. 1990, pp. 312-315 "A 300-MHz CMOS Voltage Controlled Ring Oscillator" by S.K. Enam and Asad A. Abidi.. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
615347 |
Mar 1996 |
|