Claims
- 1. Sigma delta type converter comprising: a sigma delta modulator having a digital output having a first prefixed bit number; a randomizer including a circular memory; an analogical reconstruction filter comprising a branch number equal to said first default number including sampling capacitors and a low pass filter; characterized in that said circular memory comprises a number of elements equal to said first default number of bits less one and receives in input said first default number of bits less one, and in that a bit of said first default number of bits is applied to one of said branches of said reconstruction filter.
- 2. Converter according to claim 1 characterized in that said sigma delta type converter is digital-analogical.
- 3. Converter according to claim 1 characterized in that said sigma delta type converter is analogical-digital.
- 4. Converter according to claim 1 characterized in that said digital output is encoded through a thermometric code.
- 5. Converter according to claim 1 characterized in that said first prefixed bit number is an even number.
- 6. Converter according to claim 1 characterized in that said randomizer determines in a random way the connections between it and said reconstruction filter.
- 7. Method for carrying out a sigma delta type conversion comprising the phases of providing at the output of a multi bit sigma delta modulator a default number of bits; applying at a randomizer a number of bits equal to said default number of bits less one; applying the outputs of said randomizer to corresponding inputs of an analogical-digital converter; applying a bit provided by said sigma delta modulator to an input of said analogical-digital converter with capacitors.
- 8. Method according to claim 7 characterized in that said sigma delta type converter is digital to analogical.
- 9. Method according to claim 7 characterized in that said sigma delta type converter is analogical to digital.
- 10. Method according to claim 7 characterized in that said analogical to digital converter is with switched capacitors.
- 11. Method according to claim 7 characterized in that said analogical to digital converter is with switched current generator.
- 12. A sigma-delta analog-to-digital converter, comprising:
a modulator operable to receive an input analog signal and to generate a first number of data bits in response to the signal; a circular memory coupled to the modulator and operable to store a second number of the data bits generated by the modulator, the second number less than the first number; and a reconstruction filter operable to receive the second number of bits from the circular memory, to receive the remaining of the first number of bits from the modulator, and to generate an output analog signal in response to the received bits.
- 13. The sigma-delta analog-to-digital converter of claim 12, further comprising a filter coupled to the reconstruction signal and operable to filter the output analog signal.
- 14. The sigma-delta analog-to-digital converter of claim 12 wherein the second number is one less than the first number.
- 15. The sigma-delta analog-to-digital converter of claim 12 wherein the a reconstruction filter comprises:
a first set of branches each operable to receive a respective one of the first number of data bits from the modulator and including a respective capacitor; and a second set of branches each operable to receive a respective one of the second number of data bits from the circular memory and including a respective capacitor.
- 16. A circuit, comprising:
a circular memory operable to receive and store a first number of data bits; and a reconstruction filter operable to receive the first number of data bits from the circular memory, to receive a second number of data bits, and to generate an analog signal in response to the first and second numbers of data bits.
- 17. The circuit of claim 16 wherein the second number of data bits equals one data bit.
- 18. The circuit of claim 16 wherein:
the first and second numbers of data bits form a data value; and the second number of data bits form the most significant bits of the data value.
- 19. A method, comprising:
randomly ordering a first set of bits; and converting a digital value into an analog signal, the digital value including the randomly ordered first set of bits and a second set of bits.
- 20. The method of claim 19 wherein the second set of bits includes a single bit.
- 21. The method of claim 19 wherein the first set of bits includes three bits.
- 22. The method of claim 19, further comprising generating the first and second sets of data bits with a sigma-delta modulator.
Priority Claims (1)
Number |
Date |
Country |
Kind |
MI2002A000459 |
Mar 2002 |
IT |
|
Parent Case Info
[0001] This application claims priority from Italian patent application No. MI2002A000459, filed Mar. 6, 2002, which is incorporated herein by reference.