Claims
- 1. A rapid acquisition gain control system for a wireless communication device having a radio frequency (RF) input and a receive signal path including RF and baseband portions, comprising:
a plurality of multi-state gain elements sequentially coupled in the receive signal path, the collective gain elements having a plurality of combined gain states, each combined gain state corresponding to one of a plurality of gain range segments of a predetermined dynamic range; a plurality of power detectors, each power detector coupled to detect output power level associated with a corresponding one of the plurality of multi-state gain elements; and control logic, coupled to the multi-state gain elements and the power detectors, that changes the combined gain state of the plurality of multi-state gain elements if a change of power level of energy processed in the receive signal path exceeds a predetermined threshold and a different combined gain state is indicated by the plurality of power detectors.
- 2. The rapid acquisition gain control system of claim 1, wherein the plurality of multi-state gain elements comprise dual-state gain elements.
- 3. The rapid acquisition gain control system of claim 1, wherein the plurality of multi-state gain elements are distributed in frequency between RF and baseband.
- 4. The rapid acquisition gain control system of claim 3, wherein the receive signal path includes an intermediate frequency (IF) portion, and wherein the plurality of multi-state gain elements comprise a first dual-state gain element at RF, a second dual-state gain element at IF and a third dual-state gain element at baseband.
- 5. The rapid acquisition gain control system of claim 1, wherein:
the plurality of multi-state gain elements comprise first, second and third dual-state gain elements; and wherein the plurality of combined gain states includes a first combined gain state in which the first, second and third gain elements are at high gain states, a second combined gain state in which the first and second gain elements are at high gain states and the third gain element is at a low gain state, a third combined gain state in which the first gain element is at a high gain state and the second and third gain elements are at low gain states, and a fourth combined gain state in which the first, second and third gain elements are at low gain states.
- 6. The rapid acquisition gain control system of claim 5, wherein:
the plurality of power detectors includes a first power detector that indicates power overload of the first gain element, a second power detector that indicates power overload of the second gain element, and a third power detector that indicates power overload of the third gain element; wherein the control logic enters an unlock state upon detecting a change of power that exceeds the predetermined threshold; wherein the control logic, upon entering the unlock state due to power level increase, maintains an existing combined gain state if none of the first, second and third power detectors indicate power overload, changes to the fourth combined gain state if the first power detector indicates power overload, changes to the third combined gain state if the first power detector does not indicate power overload and the second power detector indicates power overload, and changes to the second combined gain state if the first and second power detectors do not indicate power overload and the first power detector indicates power overload; and wherein the control logic, upon entering the unlock state due to power level decrease, changes to the first combined gain state.
- 7. The rapid acquisition gain control system of claim 6, wherein the control logic includes a delay state after an initial combined gain state change and performs at least one subsequent combined gain state change in the event any of the power detectors indicate power overload prior to settling of input power level.
- 8. The rapid acquisition gain control system of claim 1, wherein the predetermined threshold comprises a first predetermined threshold used when the energy processed in the receive signal path comprises noise and a second, higher power level predetermined threshold when the energy processed in the receive signal path comprises a packet.
- 9. The rapid acquisition gain control system of claim 8, further comprising:
packet processing logic, coupled to the control logic, that monitors baseband signals to identify packets and that asserts a packet signal indicative thereof; and the control logic tracking baseband power level and including a state machine that operates in a locked state while tracking the energy processed in the receive signal path and that switches to an unlocked state if the first predetermined threshold is exceeded while noise is indicated and that switches to the unlocked state if the second predetermined threshold is exceeded while a packet is indicated.
- 10. The rapid acquisition gain control system of claim 9, wherein the first predetermined threshold comprises a power change window including positive and negative power change thresholds, wherein the second predetermined threshold comprises a positive power change threshold and wherein the packet processing logic determines packet termination if power drops while tracking a packet.
- 11. The rapid acquisition gain control system of claim 1, further comprising:
a variable gain amplifier (VGA), coupled to the control logic and coupled in the receive signal path after the plurality of multi-state gain elements, that has sufficient dynamic range for any selected one of the plurality of combined gain states; and wherein the control logic controls gain of the VGA to fine-tune power level based on a predetermined target power level after a combined gain state has been determined.
- 12. The rapid acquisition gain control system of claim 11, further comprising:
an analog to digital converter (ADC) coupled in the receive signal path after the VGA, the ADC having a predetermined digital range; and the predetermined target power level comprising a target power backoff relative to the predetermined digital range of the ADC.
- 13. The rapid acquisition gain control system of claim 11, further comprising:
an analog to digital converter (ADC) coupled in the receive signal path after the VGA; the control logic including a digital integration and dump power circuit; each of the plurality of power detectors performing analog integration and dump power determination; and the control logic including a state machine that synchronizes analog and digital integration and dump while tracking energy in a locked state and that temporarily suspends digital integration and dump during an unlocked state when the power level of the energy exceeds the predetermined threshold.
- 14. The rapid acquisition gain control system of claim 12, wherein the control logic further comprises:
a DC canceller coupled to the ADC; a power estimator coupled to the DC canceller; a digital integrate and dump block coupled to the power estimator; a sample averaging block coupled to the digital integrate and dump block; a first scale converter coupled to the sample averaging block; a differential comparator, coupled to the scale converter and receiving a target power backoff signal, that has an output for asserting an error signal indicative thereof; an accumulator coupled to the output of the differential comparator; a second scale converter coupled to an output of the accumulator; a digital to analog converter (DAC), having an input coupled to the second scale converter and an output coupled to a control input of the VGA; and a state machine, coupled to the accumulator, the differential comparator, the plurality of power detectors, and the plurality of multi-state gain elements that determines the combined gain state of the plurality of multi-state gain elements.
- 15. A radio frequency (RF) communication device that communicates packet-based information in a wireless medium, comprising:
an antenna that receives RF signals; RF circuitry, coupled to the antenna, comprising:
a first amplifier having an input that receives the RF signals, an output, and a gain control input for switching the first amplifier between a high gain state and a low gain state; and RF mixer circuitry, coupled to the output of the first amplifier, that converts the RF signals to intermediate frequency (IF) signals; IF circuitry, coupled to the RF circuitry, comprising:
a first power detector that detects a power level of the IF signals; a second amplifier having an input that receives the IF signals, an output, and a gain control input for switching the second amplifier between a high gain state and a low gain state; a second power detector that detects a power level at the output of the second amplifier; IF mixer circuitry, coupled to the output of the second power detector, that converts IF signals to baseband signals; a third amplifier having an input that receives the baseband signals, an output, and a gain control input for switching the third amplifier between a high gain state and a low gain state; a third power detector that detects a power level at the output of the third amplifier; and a vernier amplifier, having an input coupled to the output of the third amplifier, an output and a gain control input for controlling gain; and a baseband processor, coupled to the IF circuitry, comprising:
an analog to digital converter (ADC), having an input coupled to the output of the vernier amplifier and an output that provides digital baseband signals; a digital power detector, coupled to the output of the ADC; and a state machine, coupled to the digital power detector, the gain control inputs of the first, second, third and vernier amplifiers, and the first second and third power detectors, that operates in a locked state while a power level measured by the digital power detector is within a predetermined power range, that switches to an unlocked state when the power level exits the predetermined power range, and that changes a combined gain state of the first, second and third amplifiers in the unlocked state if a different combined gain state is indicated by the first, second and third power detectors.
- 16. The RF communication device of claim 15, further comprising:
packet logic that monitors the baseband signals, that determines whether a packet is being transmitted in the wireless medium and that asserts a packet signal indicative thereof; and wherein the predetermined power range comprises a first power window when the packet signal indicates noise and comprises a relatively large positive power change threshold when the packet signal indicates a packet.
- 17. The RF communication device of claim 16, wherein the packet logic includes a media access controller that resets operation upon detecting packet termination.
- 18. The RF communication device of claim 15, wherein the baseband processor further comprises:
power comparison logic, coupled to the digital power detector, that averages power level during the unlocked state, that compares the average power level with a predetermined target backoff, and that asserts an error signal indicative thereof; and the state machine, coupled to the power comparison logic, controlling the vernier amplifier to fine-tune the power level after changing the collective gain state of the first, second and third amplifiers.
- 19. The RF communication device of claim 18, wherein:
the first, second and third power detectors perform analog integration and dump power determination; the digital power detector and the power comparison logic collectively comprises:
a DC canceller coupled to the ADC; a power estimator coupled to the DC canceller; a digital integrate and dump block coupled to the power estimator; a sample averaging block coupled to the digital integrate and dump block; a first scale converter coupled to the sample averaging; a differential comparator, coupled to the scale converter and receiving a target power signal, that has an output for asserting an error signal indicative thereof; an accumulator coupled to the output of the differential comparator; a second scale converter coupled to an output of the accumulator; and a digital to analog converter (DAC), having an input coupled to the second scale converter and an output coupled to the gain control input of the vernier amplifier; and wherein the state machine is coupled to the digital power detector and the power comparison logic and synchronously operates analog and digital integration and dump while tracking in the locked state and temporarily suspends digital integration and dump while in the unlocked state.
- 20. The RF communication device of claim 19, wherein the state machine controls the gain of the vernier amplifier to fine-tune power level in the unlocked state after a combined gain state is determined.
- 21. The RF communication device of claim 15, wherein the state machine controls the gain state of the first, second and third amplifiers to one of a first combined gain state in which the first, second and third amplifiers are each at a high gain state, a second combined gain state in which the first and second amplifiers are at high gain states and the third amplifier is at a low gain state, a third combined gain state in which the first amplifier is at a high gain state and the second and third amplifiers are at low gain states, and a fourth combined gain state in which the first, second and third amplifiers are each at a low gain state.
- 22. The RF communication device of claim 21, wherein the state machine, upon entering the unlock state due to a power level increase, maintains an existing combined gain state if none of the first, second and third power detectors indicate power overload, changes to the fourth combined gain state if the first power detector indicates power overload, changes to the third combined gain state if the first power detector does not indicate power overload and the second power detector indicates power overload, and changes to the second combined gain state if the first and second power detectors do not indicate power overload and the first power detector indicates power overload.
- 23. The RF communication device of claim 22, wherein the state machine changes to the first combined gain state upon entering the unlock state due to power level decrease.
- 24. The RF communication device of claim 23, wherein the state machine adds a delay after an initial combined gain state change while in the unlocked state to enable at least one additional combined gain state change in the event any of the power detectors indicate power overload after the initial combined gain state change.
- 25. A method of rapid acquisition gain control for a wireless communication device having a plurality of multi-state gain elements sequentially coupled in a receive signal path of the communication device between a radio frequency (RF) input and baseband, the communication device including a plurality of power detectors, each power detector detecting power associated with a respective one of the plurality of gain elements, the method comprising:
tracking a power level of baseband signals while in a locked state; detecting a power level change of the baseband signals that exceeds a predetermined threshold and switching to an unlocked state; determining if any of the power detectors indicate an overload condition; and switching a combined gain state of the plurality of multi-state gain elements during the unlocked state to a different combined gain state indicated by the power detectors if an overload condition exists.
- 26. The method of claim 25, the plurality of multi-state gain elements comprising first, second and third dual-state gain elements, and the plurality of power detectors comprising first, second and third power detectors, wherein said switching a combined gain state comprises:
maintaining an existing combined gain state if the power level increases and if none of the power detectors indicates overload; switching each of the first, second and third gain elements to a high gain state if the power level decreases; switching each of the first, second and third gain elements to a low gain state if the power level increases and if the first power detector indicates overload; switching the second and third gain elements to low gain states and the first gain element to a high gain state if the power level increases and if the first power detector does not indicate overload while the second power detector indicates overload; and switching the first and second gain elements to a high gain state and switching the third gain element to a low gain state if the power level increases and if the first and second power detectors do not indicate overload while the third power detector indicates overload.
- 27. The method of claim 26, wherein said switching each of the first, second and third gain elements to a high gain state if the power level decreases comprises switching only if tracking noise rather than tracking a packet.
- 28. The method of claim 26, further comprising:
delaying after an initial combined gain state switching; and switching the combined gain state of the plurality of multi-state gain elements again during the unlocked state to another combined gain state if another overload condition occurs after the initial combined gain state switching.
- 29. The method of claim 25, the communication device including a vernier amplifier coupled in the receive signal path after the plurality of multi-state gain elements, further comprising:
converting analog baseband signals to digital baseband signals having a predetermined digital range; and adjusting gain of the vernier amplifier relative to a target backoff based on the predetermined digital range.
- 30. The method of claim 29, further comprising:
fine-tuning the gain of the vernier amplifier during the unlocked state after a final combined gain state switching.
- 31. The method of claim 25, the communication device including packet logic that monitors baseband signals to detect transmission of a packet and that asserts a packet indication signal indicative thereof, wherein said detecting a power level change further comprises:
detecting a power level change of the baseband signals that exceeds a first predetermined threshold and switching to the unlocked state when the packet indication signal indicates noise signals; and detecting a power level change of the baseband signals that exceeds a second, larger predetermined threshold and switching to the unlocked state when the packet indication signal indicates a packet.
- 32. The method of claim 31, further comprising:
said detecting a power level change of the baseband signals that exceeds the second predetermined threshold and switching to the unlocked state comprises switching only upon power increase; and resetting operation while tracking a packet if the packet logic indicates packet termination.
- 33. The method of claim 25, further comprising:
said tracking and detecting including digital integration and dump; indicating an overload condition using analog integration and dump; synchronizing analog and digital integration and dump while tracking; and suspending digital integration and dump upon entering the unlocked state.
- 34. The method of claim 33, further comprising:
re-entering the locked state after new gain determination during the unlocked state; and re-synchronizing analog and digital integration and dump after re-entering the locked state.
CROSS-REFERENCE TO RELATED APPLICATION(S)
[0001] The present application is based on U.S. Provisional Patent Application entitled “Rapid Acquisition And Tracking System For A Wireless Packet-Based Communication Device”, Serial No. 60/359,212, filed Feb. 22, 2002, which is hereby incorporated by reference in its entirety.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60359212 |
Feb 2002 |
US |