Claims
- 1. A read-only memory cell configuration, comprising:
- a substrate formed of semiconductor material and having a main area;
- a cell field having memory cells in the region of said main area;
- a bit line and a word line;
- each of said memory cells having at least one MOS transistor with a source region, a drain region, a channel region, a gate dielectric and a gate electrode, said drain region connected to said bit line and said gate electrode connected to said word line;
- said at least one MOS transistor being formed by a trench starting at said main area and reaching as far as said source region, said trench defining side walls disposed at an angle of between approximately 45.degree. and approximately 80.degree. relative to said main area and doped with a doping material of a predetermined conductivity for defining a programming of said at least one MOS transistor;
- a gate insulation layer electrically insulating said gate electrode;
- an insulation layer adjacent said at least one MOS transistor; and
- a local interconnection associated with said drain region of said at least one MOS transistor, said local interconnection electrically connecting said drain region, and said local interconnection being disposed at least regionally over said gate insulation layer and said insulation layer.
- 2. The read-only memory cell configuration according to claim 1, wherein at least two MOS transistors are formed in said trench.
- 3. The read-only memory cell configuration according to claim 1, wherein two MOS transistors are formed in said trench, and said transistors are programmed differently by different doping of said two side walls of said trench.
- 4. The read-only memory cell configuration according to claim 3, wherein said two MOS transistors formed in said trench each have a common source region and a common gate region.
- 5. The read-only memory cell configuration according to claim 1, wherein each MOS transistor of said trench is programmed in a predetermined logic state from a status logic having multi-value logic states.
- 6. The read-only memory cell configuration according to claim 5, wherein said status logic is a four-value status logic.
- 7. The read-only memory cell configuration according to claim 1, wherein said gate dielectric has a gate oxide and the read-only memory cell configuration is a mask-programmed read-only memory.
- 8. The read-only memory cell configuration according to claim 1, wherein said gate dielectric has an ONO forming material and the read-only memory cell configuration is a one-time electrically programmable read-only memory.
- 9. The read-only memory cell configuration according to claim 1, wherein said local interconnection is produced from a material having a substance selected from the group consisting of polysilicon, polycide and silicide.
- 10. The read-only memory cell configuration according to claim 1, including a contact hole connection for connecting said drain region to a bit line, said local interconnection connected to said contact hole connection.
- 11. The read-only memory cell configuration according to claim 10, wherein said contact hole connection is flush with said insulation layer.
Priority Claims (1)
Number |
Date |
Country |
Kind |
195 44 327 |
Nov 1995 |
DEX |
|
CROSS-REFERENCE TO RELATED APPLICATION
This application is a continuation of International Application No. PCT/DE96/02287, filed on Nov. 28, 1996, which designated the United States.
US Referenced Citations (9)
Foreign Referenced Citations (2)
Number |
Date |
Country |
44 37 581 C2 |
May 1996 |
DEX |
44 34 725 C1 |
May 1996 |
DEX |
Non-Patent Literature Citations (2)
Entry |
Patent Abstracts of Japan No. 630 24 660 (Hiroyuki), dated Feb. 2, 1988. |
Patent Abstracts of Japan No. 601 24 970 (Akio et al.), dated Jul. 4, 1985. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
PCTDE9602287 |
Nov 1996 |
|