Claims
- 1. A method of making a semiconductor device comprising:
- doping a region at face of a semiconductor body with a conductivity-type determining impurity,
- forming a layer of insulator material over said doped region,
- forming first and second trenches extending through said insulator layer and said doped region into said semiconductor body, a portion of said doped region extending contiguously from said first trench to said second trench,
- forming a gate insulating layer covering said first and second trenches,
- forming a layer of conductive material over said trenches to form first and second floating gates therein, respectively,
- forming a third insulating layer over said first and second floating gates, and
- forming a second conductive layer over said third insulating layer and contiguous over said first and second floating gates.
- 2. The method of claim 1, further comprising:
- heating the semiconductor body after said step of forming a layer of conductive material, to diffuse the dopant of said doped region.
- 3. The method of claim 1, and further comprising forming a layer of silicon nitride between said floating gates and said second conductive layer.
- 4. The method of claim 1 wherein said semiconductor body is silicon, said insulator layer is silicon oxide, and said conductive layer is polycrystalline silicon.
- 5. The method of claim 1 wherein a floating gate non-volatile semiconductor memory is formed.
- 6. The method of claim 5 wherein the effective electrical channel length of floating gate transistor cell at said first trench is defined by the width of said first trench.
- 7. The method of claim 1 wherein said floating gates overlap the edges of said trenches.
- 8. The method of claim 1 wherein said floating gates are planarized and do not extend past the dimensions of said trench.
- 9. The method of claim 1 wherein said doped region is n-type.
- 10. The method of claim 1, further comprising:
- forming a metal silicide layer at the surface of said doped region, prior to said step of forming a layer of insulator material over said doped region.
- 11. The method of claim 10, wherein said step of forming a metal silicide layer comprises:
- forming a layer of a refractory metal over the surface of said doped region; and
- heating the semiconductor body so that said refractory metal reacts with said doped region to form a metal silicide layer.
- 12. A method of making a floating gate semiconductor memory in the form of an array of rows and columns of memory cells comprising the steps of:
- forming a doped region over a portion of a face of a semiconductor body at which said array is to be formed,
- forming a layer of oxide over said doped region,
- forming spaced apart elongated trenches extending through said oxide and doped region into said semiconductor body thereunder, to divide said doped region into columns between said trenches,
- forming a first gate insulating layer covering said trenches,
- forming polycrystalline silicon floating gates overlying spaced apart locations of said trenches, those floating gates which overlie a common trench defining a column of memory cells,
- forming a second gate insulating layer over said floating gates, and
- forming strips of polycrystalline silicon, each strip overlying a plurality of said floating gates in a plurality of columns to define a row of memory cells.
- 13. The method of claim 12 wherein said doped region is of the opposite conductivity type from said semiconductor body thereunder.
- 14. The method of claim 12 and further comprising forming an oxidation mask between said polycrystalline silicon floating gates and said strips of polycrystalline silicon.
- 15. The method of claim 14 wherein said oxidation mask comprises silicon nitride.
- 16. The method of claim 12 wherein the effective electrical channel length of said memory cells in a column is defined by the width of said trench.
- 17. The method of claim 12 wherein said floating gate overlaps the edges of said trench.
- 18. The method of claim 12 wherein said floating gate is planarized and does not extend past the dimensions of said trench.
- 19. The method of claim 12 wherein the thickness of said first gate insulating layer is less than the thickness of said layer of oxide.
- 20. The method of claim 12, further comprising:
- forming a metal silicide layer at the surface of said doped region, prior to said step of forming a layer of oxide over said doped region.
- 21. The method of claim 20, wherein said step of forming a metal silicide layer comprises:
- forming a layer of a refractory metal over the surface of said doped region; and
- heating the semiconductor body so that said refractory metal reacts with said doped region to form a metal silicide layer.
- 22. The method of claim 10, further comprising:
- heating the semiconductor body after said step of forming floating gates, to diffuse the dopant of said doped region.
Parent Case Info
This is a division, of application Ser. No. 054,113, filed 5/20/87, now U.S. Pat. No. 4,763,177, which is a continuation of application Ser. No. 702,562 filed 2/19/85, abandoned.
US Referenced Citations (11)
Foreign Referenced Citations (7)
Number |
Date |
Country |
52-63074 |
May 1977 |
JPX |
53-125778 |
Feb 1978 |
JPX |
53-118981 |
Oct 1978 |
JPX |
56-126973 |
Oct 1981 |
JPX |
59-61188 |
Apr 1984 |
JPX |
59-78576 |
May 1984 |
JPX |
59-154071 |
Sep 1984 |
JPX |
Divisions (1)
|
Number |
Date |
Country |
Parent |
54113 |
May 1987 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
702562 |
Feb 1985 |
|