Claims
- 1. A solid state read only memory unit comprising a plurality of bit locations arranged in rows and columns with each bit location having first and second output electrodes and a gate position, said bit location being capable of transistor action between said first and second electrodes when a gate is installed at said gate position, said bit location upon being addressed by charging the first output electrode and said gate position indicating a first logic level at said second output electrode when a gate is installed at said gate position and a second logic level when a gate is not installed at said gate position;
- first address means including a series of source lines each connected to the first output electrodes of a row of said bit locations, a plurality of first address circuits and first decoding means for selecting at least one source line in accordance with the input received from said first address circuits;
- second address means including a series of gate connecting lines each connected to gates installed in a column of bit locations, a plurality of second address circuits and a second decoding means interconnected with said second address circuits and said gate connecting lines for selecting one of said gate connecting lines in accordance with the input received from said second address circuits;
- sense means including a plurality of sense lines each connected to a row of bit location second output electrodes; and
- switch means selectively operable to connect all sense lines to a common potential to thereby remove a charge resident on such sense lines.
- 2. A solid state read only memory unit comprising,
- a plurality of bit locations arranged as a matrix of rows and columns of field effect transistor (FET) devices wherein a first logic level is indicated when a gate connection is present and a second logic level is indicated when a gate connection is absent and wherein each FET device includes first and second electrodes connected to the source and drain thereof and a gate which may enable transistor action when a gate connection is present;
- first addressing means for imparting a charge to the first electrodes of a selected row of said FET devices;
- second addressing means for imparting a charge to the gate connectors of a selected column of said FET devices;
- sensing means connected to said second output electroes of said selected row and including circuit means for precluding flow of direct current at said second output electrodes whereby the logic level of the bit location at the intersection of said selected row and said selected column is determined by the presence or absence of a charge transferred between said first electrode and said second electrode resulting from the presence or absence of a gate connector at such bit location.
- 3. The solid state read only memory unit of claim 2 wherein said sensing means comprises an output FET device with the second electrode of the selected matrix FET device connected to the gate thereof.
- 4. The read only memory unit of claim 2 wherein said first address means includes a first series of lines each connected to each first electrode of a row of matrix FET bit locations;
- said second address means includes a second series of lines each connected to the control electrodes of a column of matrix FET bit locations; and
- a third series of lines each connected to the second output electrode of a row of matrix FET bit locations.
- 5. The read only memory unit of claim 4 further comprising latch means connected to a plurality of said third series of lines and operable to be set by an output on any of said plurality of lines;
- first selecting means for selecting one of said first series of lines;
- second selecting means for selecting one of said second series of lines; and
- means for energizing said lines selected by said first and second selecting means, whereby a bit position is selected at the intersection of the selected row and selected column causing transistor action to transfer a charge to set said latch if a gate device is present at such selected bit position.
- 6. The read only memory unit of claim 4 including switching means selectively operable to simultaneously ground each of said third series of lines.
- 7. The read only memory unit of claim 1 wherein said switch means comprises a further column of bit locations with gates installed at each such bit location and a conductor connected to all said further column gates for simultaneously providing a conductive path from each sense line to a source line.
- 8. The read only memory unit of claim 1 wherein one of said source lines is connected to said first output electrodes of adjoining first and second rows of bit locations;
- a first sense line is connected to the second output electrode of said first row of bit locations;
- and a second sense line is connected to the second output electrodes of said second row of bit locations, whereby selection of one source line and one gate connecting line selects two bit locations.
- 9. The read only memory unit of claim 8 further comprising first and second latch means respectively connected to said first and second sense lines, said first latch means being set when one of said first and second logic levels is sensed by said first sense line and said second latch means being set when one of said first and second logic levels is sensed by said second sense line.
- 10. The read only memory unit of claim 4 including an additional column of matrix FET bit positions respectively disposed between each of said third series of lines and one of said first series of lines, with the first electrode connected to the adjacent one of said third series of lines and the second electrode connected to said one of said first series of lines said additional column of bit positions having a gate installed at each bit position whereby activation of a conductor interconnecting the gates of said additional column devices provides each of said third series of lines of conductive path to one of said first series of lines.
- 11. The read only memory unit of claim 10 including reset circuit means selectively operable to simultaneously ground each of said third series of lines when the gates of said additional column of matrix bit positions are activated.
- 12. A solid state read only memory unit comprising a plurality of bit locations arranged in rows and columns with each bit location having first and second output electrodes and a gate position, said bit location being capable of transistor action between said first and second electrodes when a gate is installed at said gate position, said bit location upon being addressed by placing the first output electrode at a first potential and applying a potential to make said gate position active indicating a first logic level at said second output electrode when a gate is installed at said gate position and a second logic level at said second output electrode when a gate is not installed at said gate position;
- first address means including a series of source lines each connected to the first output electrodes of a row of said bit locations, a plurality of first address circuits and first decoding means for selecting at least one source line in accordance with the input received from said first address circuits;
- second address means including a series of gate connecting lines each connected to gates installed in a column of bit locations, a plurality of second address circuits and a second decoding means interconnected with said second address circuits and said gate connecting lines for selecting one of said gate connecting lines in accordance with the input received from said second address circuits;
- sense means including a plurality of sense lines each connected to a row of bit location second output electrodes; and
- switch means selectively operable to connect all sense lines to a common potential.
- 13. A solid state read only memory unit comprising,
- a plurality of bit locations arranged as a matrix of rows and columns of field effect transistor (FET) devices wherein a first logic level is indicated when a gate connection is present and a second logic level is indicated when a gate connection is absent and wherein each FET device includes first and second electrodes connected to the source and drain thereof and a gate which may enable transistor action when a gate connection is present;
- first addressing means for connecting said first electrodes of a selected row of said FET devices to a means for inducing a potential difference between said first and second electrodes;
- second addressing means for imparting a charge to the gate connectors of a selected column of said FET devices;
- sensing means connected to said second output electrodes of said selected row and including circuit means for precluding flow of direct current at said second output electrodes whereby the logic level of the bit location at the intersection of said selected row and said selected column is determined by the presence or absence of a charge transferred between said first electrode and said second electrode resulting from the presence or absence of a gate connector at such bit location.
Parent Case Info
This is a continuation of application Ser. No. 539,904, filed Jan. 9, 1975 which is a continuation of application Ser. No. 391,425 filed Aug. 23, 1973 now abandoned.
US Referenced Citations (5)
Continuations (2)
|
Number |
Date |
Country |
Parent |
539904 |
Jan 1975 |
|
Parent |
391425 |
Aug 1973 |
|