Claims
- 1. A receive amplifier circuit for reception of data signals on a channel, said receive amplifier having a relatively positive supply voltage and a relatively negative supply voltage, said receive amplifier comprising in combination:a) an input stage responsive to the data signals, said input stage comprising: two independent complementary amplifiers, each amplifier associated with two complementary load devices, a pair of common-gate-bias nodes, said two complementary load devices having gates connected to a respective common-gate-bias node; b) a pair of complementary output terminals for output of amplified data signals; and c) two current-limiting devices, each current-limiting device connected to the two complementary load devices of a respective one of the amplifiers, each current-limiting device including a gate connected to a respective common-gate-bias node; d) each of said common-gate-bias nodes being connected to a predetermined fixed voltage.
- 2. A receive amplifier circuit as recited in claim 1, wherein each of said differential pairs is formed by a complementary pair of transistors.
- 3. A receive amplifier circuit as recited in claim 1, further comprising at least two gain amplifiers connected in series with said complementary output terminals.
- 4. A receive amplifier circuit as recited in claim 2, wherein said complementary pair of transistors comprises CMOS transistors.
- 5. A receive amplifier circuit as recited in claim 3, wherein said at least two gain amplifiers comprise negative feedback amplifiers.
- 6. A receive amplifier circuit as recited in claim 3, wherein said at least two gain amplifiers comprise CMOS inverters.
- 7. A receive amplifier circuit as recited in claim 1, wherein said predetermined fixed voltage equals the relatively positive supply voltage.
- 8. A receive amplifier circuit as recited in claim 1, wherein said predetermined fixed voltage equals the relatively negative supply voltage.
- 9. A receive amplifier circuit as recited in claim 1, wherein said predetermined fixed voltage is intermediate between the relatively positive supply voltage and the relatively negative supply voltage for setting the input switching point of said receive amplifier.
Parent Case Info
This application is a division of application Ser. No. 09/034,906, filed Mar. 4, 1998 now U.S. Pat. No. 6,046,638.
US Referenced Citations (7)