Receiver circuit and receiver circuit control method

Information

  • Patent Grant
  • 12218699
  • Patent Number
    12,218,699
  • Date Filed
    Wednesday, December 1, 2021
    3 years ago
  • Date Issued
    Tuesday, February 4, 2025
    a month ago
Abstract
The present disclosure provides a receiver circuit and a receiver circuit control method. In the present disclosure, the input data is detected by a detection circuit to obtain a data rate detection result, and the bandwidth of the receiver is automatically adjusted according to the data rate detection result.
Description
CROSS-REFERENCE TO RELATED APPLICATIONS

The present disclosure is a U.S. National Phase Application that claims priority to PCT/CN2021/134776 filed Dec. 1, 2021, which claims priority to Chinese Patent Application No. 202011527021.0, filed with the China National Intellectual Property Administration (CNIPA) on Dec. 22, 2020, the entirety of these disclosures are incorporated herein by reference.


TECHNICAL FIELD

The present disclosure relates to the technical field of receiver devices, and in particular to a receiver circuit and a receiver circuit control method.


BACKGROUND

To support various types of application products, an increasing number of display interface protocols cover a wide range of data rates. Receivers that support a wide range of data rates need to support these display interface protocols. For power consumption and energy efficiency, the receivers need to set different bandwidths according to the data rates of different input data. The larger the required bandwidth, the more current consumed. In the receiver, the analog front-end (AFE) amplifies a small signal from a channel into a large signal and passes it to the clock & data recovery (CDR) circuit. Generally, there are two common ways to control the bandwidth of a receiver. One is to control the bandwidth of the receiver by chip pins (PINs). The other is to control the bandwidth of the receiver by sending an information package to a display driver chip by a timing controller (TCON). However, the control method by PINs will need additional chip pins, and the package control method will be limited by TCON. It is difficult to optimize the performance of the display driver chip.


SUMMARY

The present disclosure provides a receiver circuit and a receiver circuit control method.


According to a first aspect of the present disclosure, the present disclosure provides a receiver circuit, including: an analog front-end, configured to output a first signal; a clock & data recovery circuit, connected to the analog front-end and configured to lock the frequency of the first signal and output a frequency locking signal; and a detection circuit, respectively connected to the analog front-end and the clock recovery circuit, and configured to detect a data rate according to the frequency locking signal and output a bandwidth signal, a bias signal, and a completion signal according to the data rate detection result; wherein the bandwidth signal is used to adjust the bandwidth of the clock & data recovery circuit, the bias signal is used to adjust the bandwidth of the analog front-end, and the completion signal is used to control the clock & data recovery circuit to lock the phase of the first signal.


In some embodiments, the detection circuit includes: a first flip-flop, configured to output a second signal according to a power supply voltage signal, the first signal and the frequency locking signal; a first logic gate, which outputs a third signal according to the second signal and an inverted signal; a timing circuit, which outputs a fourth signal according to the third signal; a second flip-flop, which outputs the completion signal according to the power supply voltage signal, the fourth signal, and the second signal; an inverter, which outputs the inverted signal according to the completion signal; a second logic gate, which outputs a clock count signal according to the first signal, the second signal, and the inverted signal; and a counter, which outputs a count value according to the clock count signal and the second signal, the count value is used to look up a table to obtain parameters of the bandwidth signal and the bias signal.


In some embodiments, the timing circuit includes: a drive circuit, an input end of which is connected to the third signal; a capacitor, one end of which is connected to an output end of the drive circuit and the other end of which is connected to a ground signal; a voltage source, one end of which is connected to the ground signal; and a comparator, a first input end of which is connected to the other end of the voltage source, and a second input end of which is connected to an output end of the drive circuit.


In some embodiments, the drive circuit includes: a current source, one end of which is connected to the power supply voltage signal; and a first switch transistor and a second switch transistor, the gate of the first switch transistor and the gate of the second switch transistor being the input ends, the source of the first switch transistor and the drain of the second switch transistor being the output ends, the drain of the first switch transistor being connected to the other end of the current source, and the source of the second switch transistor being connected to the ground signal.


In some embodiments, the first switch transistor is a PMOS transistor and the second switch transistor is an NMOS transistor.


In some embodiments, when the third signal is at a first level, the first switch transistor is turned on, the second switch transistor is turned off, and the capacitor starts charging; and when the third signal is at a second level, the first switch transistor is turned off, the second switch transistor is turned on, and the capacitor starts discharging.


In some embodiments, when the second signal is at a first level, the counter outputs a first count value which is used to obtain the bandwidth level of the bandwidth signal; and when the second signal is at a second level, the counter starts counting and outputs a count value.


According to a second aspect of the present disclosure, the present disclosure provides a receiver circuit control method, including: receiving a frequency locking signal output by a clock & data recovery circuit; detecting a data rate according to the frequency locking signal; and outputting a bandwidth signal, a bias signal and a completion signal according to the data rate detection result, wherein the bandwidth signal is used to adjust the bandwidth of the clock & data recovery circuit, the bias signal is used to adjust the bandwidth of the analog front-end, and the completion signal is used to control the clock & data recovery circuit to lock the phase of the first signal.


In some embodiments, the method further includes: when the completion signal is at a second level, cutting off the circuit path of the detection circuit.





BRIEF DESCRIPTION OF THE DRAWINGS


FIG. 1 is a schematic structure diagram of a receiver circuit according to an embodiment of the present disclosure;



FIG. 2 is a schematic structure diagram of a detection circuit according to an embodiment of the present disclosure;



FIG. 3 is a timing sequence diagram of a receiver circuit according to an embodiment of the present disclosure; and



FIG. 4 is a schematic flowchart of steps of a receiver circuit control method according to an embodiment of the present disclosure.





DETAILED DESCRIPTION

The technical solutions in the embodiments of the present disclosure will be clearly and completely described below with reference to the drawings in the embodiments of the present disclosure. Apparently, the embodiments to be described are merely some embodiments of the present disclosure rather than all embodiments. Based on the embodiments of the present disclosure, all other embodiments obtained by a person of ordinary skill in the art without paying any creative effort should be included in the protection scope of the present disclosure.


As shown in FIG. 1, an embodiment of the present disclosure provides a receiver circuit, including an analog front-end 11, a clock & data recovery circuit 12, and a detection circuit 13.


The analog front-end 11 is configured to output a first signal.


The clock & data recovery circuit 12 is connected to the analog front-end. The clock & data recovery circuit 12 is configured to lock the frequency of the first signal and output a frequency locking signal.


The detection circuit 13 is respectively connected to the analog front-end 11 and the clock & data recovery circuit 12. The detection circuit 13 is configured to detect a data rate according to the frequency locking signal and output a bandwidth signal, a bias signal, and a completion signal according to the data rate detection result. Wherein, the bandwidth signal is used to adjust the bandwidth of the clock & data recovery circuit 12, the bias signal is used to adjust the bandwidth of the analog front-end 11, and the completion signal is used to control the clock & data recovery circuit 12 to lock the phase of the first signal. When the frequency locking signal is at a first level (low level), the detection circuit is reset; and when the frequency locking signal is at a second level (high level), the detection circuit detects the data rate.


Referring to FIG. 2, an embodiment of the present disclosure provides a detection circuit, including: a first flip-flop 21, a first logic gate 22, a timing circuit 23, a second flip-flop 24, an inverter 25, a second logic gate 26, and a counter 27.


The first flip-flop 21 is configured to output a second signal according to a power supply voltage signal, the first signal, and the frequency locking signal.


The first logic gate 22 outputs a third signal according to the second signal and an inverted signal.


The timing circuit 23 outputs a fourth signal according to the third signal.


The timing circuit 23 includes: a drive circuit 231, a capacitor 232, a voltage source 233, and a comparator 234.


An input end of the drive circuit 231 is connected to the third signal. The drive circuit 231 includes: a current source 2311, a first switch transistor 2312, and a second switch transistor 2313. One end of the current source 231 is connected to the power supply voltage signal. The gate of the first switch transistor 2312 and the gate of the second switch transistor 2313 are the input ends, and the source of the first switch transistor 2312 and the drain of the second switch transistor 2313 are the output ends, the drain of the first switch transistor 2312 is connected to the other end of the current source 2311, and the source of the second switch transistor 2313 is connected to a ground signal.


In some embodiments, the first switch transistor 2312 is a PMOS transistor, and the second switch transistor 2313 is an NMOS transistor.


When the third signal is at the first level, the first switch transistor is turned on, the second switch transistor is turned off, and the capacitor starts charging; and when the third signal is at the second level, the first switch transistor is turned off, the second switch transistor is turned on, and the capacitor starts discharging.


One end of the capacitor 232 is connected to the output end of the drive circuit 231, and the other end of the capacitor 232 is connected to the ground signal.


One end of the voltage source 233 is connected to the ground signal.


A first input end of the comparator 234 is connected to the other end of the voltage source 233, and the second input end of the comparator 234 is connected to the output end of the drive circuit 231.


The second flip-flop 24 outputs the completion signal according to the power supply voltage signal, the fourth signal, and the second signal.


The inverter 25 outputs the inverted signal according to the completion signal.


The second logic gate 26 outputs a clock count signal according to the first signal, the second signal, and the inverted signal.


The counter 27 outputs a count value according to the clock count signal and the second signal. The count value is used to look up a table to obtain parameters of the bandwidth signal CDRBW and the bias signal RXBIAS. When the second signal is at the first level, the counter outputs a first count value which is used to obtain the bandwidth level of the bandwidth signal; and when the second signal is at the second level, the counter starts counting and outputs a count value FREQ. The values of the bias signal RXBIAS and the bandwidth signal CDRBW are obtained through LUT0 and LUT1 of a look-up table (LUT) circuit, so as to realize the functions of Table 1 below.


In an embodiment of the present disclosure, when the second signal is at the first level (low level), the enable end EN of the counter COUNTER is at the low level, so that the output value from the counter can be used to obtain the maximum bandwidth level of the wideband signal by looking up the table and output a bias signal. When the second signal is at the second level (high level), the counter starts counting. The count value is incremented by 1 every time one clock signal cycle passes. The final count value is output.


Referring to FIG. 3, the present disclosure provides a timing sequence diagram of a receiver circuit.


When the frequency locking signal FLOCK is at the first level (low level), the detection circuit is reset (VINT is pulled to VGND), and RXBIAS is pulled to the maximum bandwidth level, to ensure that the maximum data rate can work normally.


When the frequency locking signal FLOCK is at the second level (high level), the counter starts counting. At the same time, the integrator capacitor (CINT) is charged by the reference current (IREF) and the integrator voltage (VINT) starts increasing.


Once VINT reaches the reference voltage (VREF), the fourth signal output by the comparator 234 changes from low level to high level, the detection circuit ends work (the completion signal DRD_DONE is pulled high), the counter stops counting and outputs the last value.


The value output by the counter is determined by the input frequency. According to the corresponding information table shown in Table 1, the values of RXBIAS and CDRBW may be set.













TABLE 1









AFE






bias






current


fDATA
tCK
K
RXBIAS
ratio



















2.0
5.00
100
LL
100%


1.6
6.25
80
LH
 80%


1.2
8.33
60
HL
 60%


0.8
12.5
40
HH
 40%









As shown in FIG. 4, the present disclosure provides a receiver circuit control method, including steps S41 to S43.


S41: receiving a frequency locking signal output by a clock & data recovery circuit.


S42: detecting a data rate according to the frequency locking signal.


S43: outputting a bandwidth signal, a bias signal, and a completion signal according to the data rate detection result, wherein the bandwidth signal is used to adjust the bandwidth of the clock & data recovery circuit, the bias signal is used to adjust the bandwidth of the analog front-end, and the completion signal is used to control the clock & data recovery circuit to lock the phase of the first signal.


In some embodiments, when the completion signal is at a second level, the circuit path of the detection circuit is cut off to reduce power consumption.


The detection circuit controls not only the values of the bias signal and the bandwidth signal, but also circuit parameters related to the input data rate, such as power consumption, bias current of a voltage-controlled delay oscillator, and locking time of the CDR, etc.


In the present disclosure, the input data is detected by the detection circuit to obtain the data rate detection result, and the bandwidth of the receiver is automatically adjusted according to the data rate detection result. Thus, it avoids the use of chip pins or information packets of the timing controller to control the bandwidth of the receiver. The performance of the display driver chip is optimized.


In the above-mentioned embodiments, the description of each embodiment has its own emphasis. For parts that are not described in detail in a certain embodiment, reference may be made to the relevant descriptions of other embodiments.


The receiver circuit and the receiver circuit control method in the embodiments of the present disclosure have been described in detail above. The principles and implementations of the present disclosure have been described with specific examples herein. The descriptions of the above embodiments are only for the purpose of helping to understand the technical solutions of the present disclosure and their core ideas. It should be understood by those of ordinary skill in the art that they can still modify the technical solutions described in the foregoing embodiments, or perform equivalent replacements to some of the technical features; and these modifications or replacements will not make the essence of the corresponding technical solutions deviate from the scope of the technical solutions of the embodiments of the present disclosure.

Claims
  • 1. A receiver circuit, comprising: an analog front-end, configured to output a first signal;a clock & data recovery circuit, connected to the analog front-end and configured to lock the frequency of the first signal and output a frequency locking signal; anda detection circuit, respectively connected to the analog front-end and the clock recovery circuit, and configured to detect a data rate according to the frequency locking signal and output a bandwidth signal, a bias signal, and a completion signal according to the data rate detection result;wherein the bandwidth signal is used to adjust the bandwidth of the clock & data recovery circuit, the bias signal is used to adjust the bandwidth of the analog front-end, and the completion signal is used to control the clock & data recovery circuit to lock the phase of the first signal,wherein the detection circuit comprises:a first flip-flop, configured to output a second signal according to a power supply voltage signal, the first signal, and the frequency locking signal;a first logic gate, configured to output a third signal according to the second signal and an inverted signal;a timing circuit, configured to output a fourth signal according to the third signal;a second flip-flop, configured to output the completion signal according to the power supply voltage signal, the fourth signal, and the second signal;an inverter, configured to output the inverted signal according to the completion signal;a second logic gate, configured to output a clock count signal according to the first signal, the second signal, and the inverted signal; anda counter, configured to output a count value according to the clock count signal and the second signal, the count value being used to look up a table to obtain parameters of the bandwidth signal and the bias signal.
  • 2. The receiver circuit according to claim 1, wherein the timing circuit comprises: a drive circuit, an input end of the drive circuit is connected to the third signal;a capacitor, one end of the capacitor is connected to an output end of the drive circuit and the other end of the capacitor is connected to a ground signal;a voltage source, one end of the voltage source is connected to the ground signal; anda comparator, a first input end of the comparator is connected to the other end of the voltage source, and a second input end of the comparator is connected to an output end of the drive circuit.
  • 3. The receiver circuit according to claim 2, wherein the drive circuit comprises: a current source, one end of the current source is connected to the power supply voltage signal; anda first switch transistor and a second switch transistor, the gate of the first switch transistor and the gate of the second switch transistor being the input ends, the source of the first switch transistor and the drain of the second switch transistor being the output ends, the drain of the first switch transistor being connected to the other end of the current source, and the source of the second switch transistor being connected to the ground signal.
  • 4. The receiver circuit according to claim 3, wherein the first switch transistor is a PMOS transistor and the second switch transistor is an NMOS transistor.
  • 5. The receiver circuit according to claim 3, wherein: when the third signal is at a first level, the first switch transistor is turned on, the second switch transistor is turned off, and the capacitor starts charging; andwhen the third signal is at a second level, the first switch transistor is turned off, the second switch transistor is turned on, and the capacitor starts discharging.
  • 6. The receiver circuit according to claim 1, wherein: when the second signal is at a first level, the counter outputs a first count value which is used to obtain the bandwidth level of the bandwidth signal; andwhen the second signal is at a second level, the counter starts counting and outputs a count value.
  • 7. The receiver circuit according to claim 1, wherein: when the frequency locking signal is at a first level, the detection circuit is reset; andwhen the frequency locking signal is at a second level, the detection circuit detects the data rate.
  • 8. A receiver circuit control method, applied to the receiver circuit of claim 1, comprising: receiving a frequency locking signal output by a clock & data recovery circuit;detecting, by a detection circuit, a data rate according to the frequency locking signal; andoutputting, by the detection circuit, a bandwidth signal, a bias signal, and a completion signal according to the data rate detection result, wherein the bandwidth signal is used to adjust the bandwidth of the clock & data recovery circuit, the bias signal is used to adjust the bandwidth of the analog front-end, and the completion signal is used to control the clock & data recovery circuit to lock the phase of the first signal,wherein the detection circuit comprises:a first flip-flop, configured to output a second signal according to a power supply voltage signal, the first signal, and the frequency locking signal;a first logic gate, configured to output a third signal according to the second signal and an inverted signal;a timing circuit, configured to output a fourth signal according to the third signal;a second flip-flop, configured to output the completion signal according to the power supply voltage signal, the fourth signal, and the second signal;an inverter, configured to output the inverted signal according to the completion signal;a second logic gate, configured to output a clock count signal according to the first signal, the second signal, and the inverted signal; anda counter, configured to output a count value according to the clock count signal and the second signal, the count value being used to look up a table to obtain parameters of the bandwidth signal and the bias signal.
  • 9. The receiver circuit control method according to claim 8, further comprising: when the completion signal is at a second level, cutting off the circuit path of the detection circuit.
  • 10. The receiver circuit control method according to claim 8, wherein the timing circuit comprises: a drive circuit, an input end of the drive circuit is connected to the third signal;a capacitor, one end of the capacitor is connected to an output end of the drive circuit and the other end of the capacitor is connected to a ground signal;a voltage source, one end of the voltage source is connected to the ground signal; anda comparator, a first input end of the comparator is connected to the other end of the voltage source, and a second input end of the comparator is connected to an output end of the drive circuit.
  • 11. The receiver circuit control method according to claim 10, wherein the drive circuit comprises: a current source, one end of the current source is connected to the power supply voltage signal; anda first switch transistor and a second switch transistor, the gate of the first switch transistor and the gate of the second switch transistor being the input ends, the source of the first switch transistor and the drain of the second switch transistor being the output ends, the drain of the first switch transistor being connected to the other end of the current source, and the source of the second switch transistor being connected to the ground signal.
  • 12. The receiver circuit control method according to claim 11, wherein the first switch transistor is a PMOS transistor and the second switch transistor is an NMOS transistor.
  • 13. The receiver circuit control method according to claim 11, wherein: when the third signal is at a first level, the first switch transistor is turned on, the second switch transistor is turned off, and the capacitor starts charging; andwhen the third signal is at a second level, the first switch transistor is turned off, the second switch transistor is turned on, and the capacitor starts discharging.
  • 14. The receiver circuit control method according to claim 8, wherein: when the second signal is at a first level, the counter outputs a first count value which is used to obtain the bandwidth level of the bandwidth signal; andwhen the second signal is at a second level, the counter starts counting and outputs a count value.
  • 15. The receiver circuit control method according to claim 8, wherein: when the frequency locking signal is at a first level, the detection circuit is reset; andwhen the frequency locking signal is at a second level, the detection circuit detects the data rate.
Priority Claims (1)
Number Date Country Kind
202011527021.0 Dec 2020 CN national
PCT Information
Filing Document Filing Date Country Kind
PCT/CN2021/134776 12/1/2021 WO
Publishing Document Publishing Date Country Kind
WO2022/135086 6/30/2022 WO A
US Referenced Citations (73)
Number Name Date Kind
4771249 Burch et al. Sep 1988 A
5432813 Barham Jul 1995 A
5760702 Ito Jun 1998 A
6130602 O'Toole Oct 2000 A
6285722 Banwell et al. Sep 2001 B1
6526113 Gutierrez Feb 2003 B1
6631144 Johansen Oct 2003 B1
6721289 O'Toole Apr 2004 B1
6734797 Shanks May 2004 B2
6748041 Gutierrez Jun 2004 B1
7103131 Byran Sep 2006 B1
7170867 O'Toole Jan 2007 B2
7196545 Groen Mar 2007 B1
7285994 Dalton Oct 2007 B2
7541852 Johnson Jun 2009 B2
7583179 Wu Sep 2009 B2
8019225 Daghighian Sep 2011 B2
8179879 Ivry May 2012 B2
8498533 Ivry Jul 2013 B2
8666257 Daghighian Mar 2014 B2
8710882 Zhang Apr 2014 B2
8928416 Zhao Jan 2015 B2
8964920 Huang Feb 2015 B2
9160582 Huss Oct 2015 B1
9178551 Vigraham Nov 2015 B2
9276592 Lin Mar 2016 B2
9306676 Castrillon Apr 2016 B1
9325490 Tiwari Apr 2016 B2
9496967 Castrillon Nov 2016 B1
9806823 Castrillon Oct 2017 B2
9979571 Wang May 2018 B2
10069656 Huss Sep 2018 B1
10135604 Dehlaghi Nov 2018 B1
10141963 Yoo Nov 2018 B2
10164806 Jang Dec 2018 B2
10341030 Castrillon Jul 2019 B2
10461920 Chan Oct 2019 B2
10461969 Wang Oct 2019 B2
10693589 Nir Jun 2020 B2
10728015 Hormis et al. Jul 2020 B1
10728063 Wang Jul 2020 B2
10826677 Chan Nov 2020 B2
10861375 Lim Dec 2020 B2
11018907 Wang May 2021 B2
11063637 Yousefi Jul 2021 B2
11107443 Kim Aug 2021 B2
11298009 Park Apr 2022 B2
11450263 Lim Sep 2022 B2
11539369 Lin Dec 2022 B2
11607120 Oh Mar 2023 B2
20040190669 Gutierrez Sep 2004 A1
20080069562 Ivry Mar 2008 A1
20080157841 Johnson Jul 2008 A1
20120213506 Ivry Aug 2012 A1
20130063193 Zhang Mar 2013 A1
20140146413 Xia May 2014 A1
20140149629 Cranford, Jr. May 2014 A1
20140253535 Lim Sep 2014 A1
20150188697 Lin Jul 2015 A1
20170111071 Yoo Apr 2017 A1
20170132966 Lim May 2017 A1
20170264470 Wang Sep 2017 A1
20170317739 Emmanuel et al. Nov 2017 A1
20180006849 Jang Jan 2018 A1
20180152280 Chan May 2018 A1
20180287831 Wang Oct 2018 A1
20200145262 Wang May 2020 A1
20200374160 Wang Nov 2020 A1
20210118356 Lim Apr 2021 A1
20220360266 Lin Nov 2022 A1
20230095927 Choi Mar 2023 A1
20230231590 Hua Jul 2023 A1
20240056060 D'Addato Feb 2024 A1
Foreign Referenced Citations (57)
Number Date Country
2628017 Jul 2007 CA
2847649 Jul 2007 CA
2847650 Jul 2007 CA
2847651 Jul 2007 CA
2933452 Jul 2007 CA
2512241 May 2012 CA
2847651 Feb 2018 CA
1129501 Aug 1996 CN
1290443 Apr 2001 CN
1075691 Nov 2001 CN
1435016 Aug 2003 CN
100379274 Apr 2008 CN
101394181 Mar 2009 CN
102055443 May 2011 CN
102393531 Mar 2012 CN
103106379 May 2013 CN
102055443 Jan 2014 CN
104036753 Sep 2014 CN
104144344 Nov 2014 CN
104811190 Jul 2015 CN
105099447 Nov 2015 CN
104144344 May 2017 CN
107343289 Nov 2017 CN
104811190 Dec 2017 CN
104978290 Apr 2018 CN
105099447 Nov 2018 CN
109565481 Apr 2019 CN
111199702 May 2020 CN
112241384 Jan 2021 CN
112313881 Feb 2021 CN
112636748 Apr 2021 CN
112688701 Apr 2021 CN
112313881 Nov 2021 CN
112688701 May 2022 CN
112241384 Jul 2022 CN
115499004 Dec 2022 CN
115512636 Dec 2022 CN
112636748 Nov 2023 CN
117478157 Jan 2024 CN
118199663 Jun 2024 CN
69534154 Sep 2005 DE
4145705 Mar 2023 EP
4312378 Jan 2024 EP
3739759 Mar 2024 EP
4955781 Jun 2012 JP
6086639 Mar 2017 JP
2017204790 Nov 2017 JP
201439779 Oct 2014 TW
201526628 Jul 2015 TW
9100655 Jan 1991 WO
WO-9534962 Dec 1995 WO
WO-0119005 Mar 2001 WO
WO-02065380 Aug 2002 WO
WO-2004066074 Aug 2004 WO
WO-2016099846 Jun 2016 WO
WO-2021177479 Sep 2021 WO
WO-2022135086 Jun 2022 WO
Non-Patent Literature Citations (1)
Entry
International Search Report for Application No. PCT/CN2021/134776 mailed Feb. 10, 2022, pp. 1-5.
Related Publications (1)
Number Date Country
20230231590 A1 Jul 2023 US