Claims
- 1. Receiver comprising a tuning circuit including a digitally controlled capacitor bank with n capacitors being monolithically integrated in planary form and being controlled by a tuning control signal, characterised by said n capacitors providing various capacitance values including a unity capacitor covering a unity IC surface, wherein capacitors having capacitance values smaller than said unity capacitor cover respective IC surfaces, which in proportion to their value are smaller than said unity IC surface and wherein capacitors having capacitance values greater than said unity capacitor are being formed by clusters of capacitors, each covering an IC surface corresponding to said unity IC surface.
- 2. Receiver according to claim 1, characterised by said n capacitors forming a binary weighted sequence of capacitance values ranging from 20 to 2n−1, said unity capacitor corresponding to a capacitance value 2k, k being chosen larger than 1 and smaller than n.
- 3. Receiver according to claim 2, characterised by n being in the order of magnitude of 10 and k being chosen in a range between 3 and 8.
- 4. Receiver according to claim 2 or 3, characterised by said unity capacitor being chosen to define the upper boundary limit of the tuning range.
- 5. Receiver according to one of claims 1 to 4, characterised in that said clusters of unity capacitors are being surrounded by isolated dummy capacitors.
- 6. Receiver according to one of claims 1 to 5, characterised in that the said clusters of capacitors are structured in lay out to minimise parasitic wiring effects.
- 7. Receiver according to one of claims 1 to 6, characterised by an AD converter for converting an analogue tuning control signal into an m bit binary signal being coupled to a bitnumber conversion device for converting said m bit binary signal into an n bit binary signal, m being smaller than n, said n bit binary signal including bits 1 to N respectively controlling capacitors 1 to n of the capacitor bank.
- 8. Receiver according to claim 7, characterised in that the bitnumber conversion device comprise means for linearising the dependency of capacitance variation of the integrated digitally controlled capacitor bank on the tuning control signal.
- 9. Receiver according to claim 7 or 8, characterised in that the bitnumber conversion device comprises a look up table comprising m*n storage locations for storing therein the n bit binary signal controlling the n capacitors of the integrated digitally controlled capacitor bank as a function of said m bit binary signal.
- 10. Receiver according to claim 9, characterised in that the bitnumber conversion device comprises various look up tables each comprising m*n storage locations for storing therein the n bit binary signal controlling the n capacitors of the integrated digitally controlled capacitor bank.
- 11. Receiver according to claim 7 or 8, characterised in that the bitnumber conversion device comprises a microprocessor for executing an algorithm for converting an m bit binary signal into an n bit binary signal.
- 12. Receiver according to one of claims 7 to 11, characterised by a calibration circuit for measuring absolute spread in the capacitance values of the n capacitors of the integrated digitally controlled capacitor bank being coupled to the bitnumber conversion device to adapt said conversion to compensate for said absolute spread.
- 13. Receiver according to one of claims 1 to 12, characterised by a phase locked loop comprising a controllable oscillator, a continuous tuning control signal being supplied through an analogue to digital (AD) converter to said capacitor bank and to a first input of a differential stage, an output of the AD converter being coupled through a digital to analogue (DA) converter to a second input of a differential stage, an output of the differential stage being coupled to a control terminal of a variable capacitance diode being arranged in parallel to the capacitor bank.
- 14. Receiver according to claim 13, characterised in that the capacitance variation range of the variable capacitance diode corresponds at least to the capacitance variation stepwidth of the capacitor bank at an incremental change of the output signal of the AD converter.
- 15. Receiver according to claim 13 or 14, characterised by amplification means preceding the control terminal of said variable capacitance diode for amplifying the mutual difference of the signals at the first and second input of the differential stage.
- 16. Receiver according to claim 15, characterised by an output of the AD converter being coupled to a gain control input of the amplification means.
- 17. Receiver according to one of claims 1 to 16, characterised by an RF input filter comprising a further capacitor bank being controlled by a control signal generator comprising means to provide parallel tracking of the tuning circuit and the RF filter.
- 18. Variable capacitance device comprising a digitally controlled capacitor bank with n capacitors being monolithically integrated in planary form and being controlled by a control signal for varying the capacitance of the capacitor bank, characterised by said n capacitors providing various capacitance values including a unity capacitor covering a unity IC surface, wherein capacitors having capacitance values smaller than said unity capacitor cover respective IC surfaces, which in proportion to their value are smaller than said unity IC surface and wherein capacitors having capacitance values greater than said unity capacitor are being formed by clusters of capacitors, each covering an IC surface corresponding to said unity IC surface.
- 19. Variable capacitance device according to claim 18, characterised by said n capacitors forming a binary weighted sequence of capacitance values ranging from 20 to 2n−1, said unity capacitor corresponding to a capacitance value 2k, k being chosen larger than 1 and smaller than n.
- 20. Variable capacitance device according to claim 19, characterised by n being in the order of magnitude of 10 and k being chosen in a range between 3 and 8.
- 21. Variable capacitance device according to claim 19 or 20, characterised by said unity capacitor being chosen to define the upper boundary limit of the control range.
- 22. Variable capacitance device according to one of claims 18 to 21, characterised in that said clusters of unity capacitors are being surrounded by isolated dummy capacitors.
- 23. Variable capacitance device according to one of claims 18 to 22, characterised in that the said clusters of capacitors are structured in lay out to minimise parasitic wiring effects.
- 24. Variable capacitance device according to one of claims 18 to 23 characterised by an AD converter for converting an analogue control signal into an m bit binary signal being coupled to a bitnumber conversion device for converting said m bit binary signal into an n bit binary signal, m being smaller than n, said n bit binary signal including bits 1 to N respectively controlling capacitors 1 to n of the capacitor bank.
- 25. Variable capacitance device according to claim 24, characterised in that the bitnumber conversion device comprise means for linearising the dependency of capacitance variation of the integrated digitally controlled capacitor bank on the control signal.
- 26. Variable capacitance device according to claim 24 or 25, characterised in that the bitnumber conversion device comprises a look up table comprising m*n storage locations for storing therein the n bit binary signal controlling the n capacitors of the integrated digitally controlled capacitor bank as a function of said m bit binary signal.
- 27. Variable capacitance device according to claim 26, characterised in that the bitnumber conversion device comprises various look up tables each comprising m*n storage locations for storing therein the n bit binary signal controlling the n capacitors of the integrated digitally controlled capacitor bank.
- 28. Variable capacitance device according to claim 24 or 25, characterised in that the bitnumber conversion device comprises a microprocessor for executing an algorithm for converting an m bit binary signal into an n bit binary signal.
- 29. Variable capacitance device according to one of claims 18 to 30, characterised by a phase locked loop comprising a controllable oscillator, a continuous control signal being supplied through an analogue to digital (AD) converter to said capacitor bank and to a first input of a differential stage, an output of the AD converter being coupled through a digital to analogue (DA) converter to a second input of a differential stage, an output of the differential stage being coupled to a control terminal of a variable capacitance diode being arranged in parallel to the capacitor bank.
- 30. Variable capacitance device according to claim 29, characterised in that the capacitance variation range of the variable capacitance diode corresponds at least to the capacitance variation stepwidth of the capacitor bank at an incremental change of the output signal of the AD converter.
- 31. Variable capacitance device according to claim 29 or 30, characterised by amplification means preceding the control terminal of said variable capacitance diode for amplifying the mutual difference of the signals at the first and second input of the differential stage.
- 32. Variable capacitance device according to claim 31, characterised by an output of the AD converter being coupled to a gain control input of the amplification means.
- 33. Variable capacitance device according to one of claims 24 to 32, characterised by a calibration circuit for measuring absolute spread in the capacitance values of the n capacitors of the integrated digitally controlled capacitor bank being coupled to the bitnumber conversion device to adapt said conversion to compensate for said absolute spread.
- 34. Variable capacitance device according to one of claims 27 to 33, characterised by including in a common housing first and second look up tables a common input thereof being supplied with a control signal and outputs thereof being coupled to first and second monolithically integrated digitally controlled capacitor banks for the use thereof in first and second filter circuits, respectively, the first and second look up tables providing for parallel filter tracking.
Priority Claims (1)
Number |
Date |
Country |
Kind |
00202622.7 |
Jul 2000 |
EP |
|
Parent Case Info
[0001] The invention relates to a receiver comprising a tuning circuit including a digitally controlled capacitor bank with n capacitors being monolithically integrated in planary form and being controlled by a tuning control signal, as well as to a capacitor bank. A receiver using a digitally controlled capacitor bank of this type is known e.g. from U.S. Pat. No. 4,216,451.
PCT Information
Filing Document |
Filing Date |
Country |
Kind |
PCT/EP01/08398 |
7/19/2001 |
WO |
|