Chandrakasan et al., Ultra Low Power Wireless sensor project, DARPA, 1995, PP1-2.* |
Stephen H. Lewis et al.; “A Pipelined 5-Msample/s 9-bit Analog-to-Digital Converter”; IEEE Journal of Solid-State Circuits, vol. SC-22, No. 6; Dec. 1987; pp. 954-961. |
Bernard Ginetti et al.; “A CMOS 13-b Cyclic RSD A/D Converter”; IEEE Journal of Solid-State Circuits, vol. 27, No. 7, Jul. 1992; pp. 957-965. |
Stephen A. Jantzi et al.; “A Fourth-Order Bandpass Sigma-Delta Modulator”; IEEE Journal of Solid-State Circuits, vol. 28, No. 3, Mar. 1993; pp. 282-291. |
“2.7 V to 5.5 V, High-Speed Low-Power Re-Configurable Analog-To-Digital Converter With 4-Input, Dual Sample/Hold, Parallel Interface And Power Down”; Texas Instruments, Inc.; SLAS162; Apr. 1998; pp. 1-23. |
P. Setty et al.; FA 9.6: A 5.75b 350Msample/s or 6.75b 150Msample/s Reconfigurable Flash ADC for a PRML Read Channel; ISSCC98; Feb. 6, 1998. |
Harlan Ohara et al.; “A CMOS Programmable Self-Calibrating 13-bit Eight-Channel Data Acquisition Peripheral”; IEEE 1987; pp. 930-938. |
Geiger et al.; VLSI Design Techniques for Analog and Digital Circuits; Analog Systems; 1990; pp. 642-649. |
Stacy Ho; “Design of a Iobit IOMs/s Pipeline A/D Converter”; Thesis; 1992; pp. 11-20. |
Johns & Martin; “Analog Integrated Circuit Design”; 1996; pp. 506-517, 522-527. |
Max W. Hauser; “Principles of Oversampling A/D Conversion”; J. Audio Eng. Soc., vol. 39, No. 12, 1991; Jan./Feb.; pp. 3-14, 16-17, 19, 22-26. |