Claims
- 1. A cascode power circuit for providing improved withstand voltage comprising:
three or more transistors, each having a control terminal and two conduction terminals, wherein the conduction terminals are coupled in series between two output terminals; a signal input coupled to the control terminal for the first transistor; and two or more control voltage sources, each coupled to a corresponding control terminal for the remaining transistors, the control voltage sources maintaining the voltage across each corresponding transistor to a level below a breakdown voltage level.
- 2. The cascode circuit of claim 1 wherein the control voltage sources are linear circuits.
- 3. The cascode circuit of claim 1 wherein the control voltage sources are non-linear circuits.
- 4. The cascode circuit of claim 1 wherein each control voltage source is coupled to one or more of the conduction terminals for the associated transistor.
- 5. The cascode circuit of claim 1 wherein the control voltage sources are capacitively coupled to one or more of the conduction terminals for the associated transistor.
- 6. The cascode circuit of claim 1 wherein the control voltage sources are resistively coupled to one or more of the conduction terminals for the associated transistor.
- 7. The cascode circuit of claim 1 wherein the control voltage sources are coupled to one or more of the conduction terminals for the associated transistor by diode drivers.
- 8. The cascode circuit of claim 1 wherein the control voltage sources are magnetically coupled to the signal input.
- 9. The cascode circuit of claim 1 further comprising a second cascode circuit having the same number of transistors, wherein the first cascode circuit and the second cascode circuit are coupled to form a differential cascode circuit.
- 10. A cascode circuit for providing improved withstand voltage comprising:
two or more transistors, each having a control terminal and two conduction terminals, wherein the conduction terminals are coupled in series between two output terminals; a signal input coupled to the control terminal for the first transistor; and one or more control voltage circuits, each coupled to a corresponding control terminal and to one or more of the conduction terminals for the remaining transistors, the control voltage circuits maintaining the voltage across each corresponding transistor to a level below a breakdown voltage level.
- 11. The cascode circuit of claim 10 wherein the control voltage circuits are linear circuits.
- 12. The cascode circuit of claim 10 wherein the control voltage sources are non-linear circuits.
- 13. The cascode circuit of claim 10 wherein the control voltage sources are capacitively coupled to one or more of the conduction terminals for the associated transistor.
- 14. The cascode circuit of claim 10 wherein the control voltage sources are resistively coupled to one or more of the conduction terminals for the associated transistor.
- 15. The cascode circuit of claim 10 wherein the control voltage sources are coupled to one or more of the conduction terminals for the associated transistor by diode drivers.
- 16. The cascode circuit of claim 10 wherein the control voltage sources are magnetically coupled to the signal input.
- 17. The cascode circuit of claim 10 further comprising a second cascode circuit having the same number of transistors, wherein the first cascode circuit and the second cascode circuit are coupled to form a differential cascode circuit.
- 18. A method for providing increased withstand voltage capability for transistors comprising:
connecting three or more transistors in series between two output terminals; providing an input signal to a control input of one of the transistors; and providing a control voltage to the control input of each of the remaining transistors so as to maintain the voltage across each of the transistors to a level below a breakdown voltage.
- 19. The method of claim 18 wherein providing the control voltage to the control input of each of the remaining transistors comprises providing a DC bias voltage.
- 20. The method of claim 18 wherein providing the control voltage to the control input of each of the remaining transistors comprises deriving a voltage from a conduction terminal of each corresponding transistor.
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] This application claims priority to provisional U.S. patent application Ser. No. 60/363,483, filed Mar. 11, 2002, which is expressly incorporated by reference for all purposes.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60363483 |
Mar 2002 |
US |