Chean et al. A Taxonomy of Reconfiguration Techniques for Fault-Tolerant Processor Arrays. IEEE Computer, pp. 55-69.* |
Roychowdhury et al. Efficient for Reconfiguration in VLSI/WSI Arrays. IEEE Transactions, vol. 39, No. 4, pp. 480 489.* |
Belkhale et al. Reconfiguration Strategies for VLSI Processor Arrays and Trees Using a Modified Diogenes Approach. IEEE Transactions, vol. 41, No. 1. pp. 83-96.* |
Kung et al., Fault-Tolerant Array Processors Using Single-Track Switches. IEEE Transactions, vol. 38, NO. 4. pp. 501-514.* |
Chen et al. A Comprehensive Reconfiguration Scheme for Fault-Tolerant VLSI/WSI Array Processors. IEEE Transactions, vol. 46, No. 12. pp. 1363-1371.* |
Varvarigou et al. Reconfiguring Processor Arrays Using Multiple-Track Models: The 3-Track-1-Spare-Appraoch. IEEE Transactions, vol. 42, No. 11. pp. 1281-1293.* |
Ku et al. Structural Fault Tolerance in VLSI-Based Systems. IEEE. pp. 50-55.* |
Varvarigou, T.A., et al., “New Algorithms for Reconfiguring VLSI/WSI Arrays,” vol. 3, No. 4., 15 pages. |
Kim, J.H., et al., “An On-Line Reconfiguration Algorithm of WSI Processor Arrays,” vol. CONF. 25, 3 pages. |
Popli, S.P., et al., “A Reconfigurable VSLI Array for Reliability and Yield Enhancement,” vol. CONF. 2, 11 pages. |
Clermidy, F., et al., “A New Placement Algorithm Dedicated to Parallel Computers: Bases and Application,” 7 pages. |
Nihar R. Mahapatra, et al. “Hardware-Efficient and Highly-Reconfigurable 4-and 2-Track Fault-Tolerant Designs for Mesh-Connected Multicomputers” 1996 IEEE Proceedings of FTCS-26, P. 272-281. |
Les ASIC“Des circuits de traitement d'images pour la vision industrielle” le.traitement du singnal et de l'image, P. 3-5. |