The present invention relates to a rectifier circuit, particularly to a rectifier circuit having power factor correction.
For DC applications using AC power, a rectifier circuit is normally used in order to transform the AC power into a DC power provided to a DC load. The rectifier circuit normally includes a capacitance to smooth the DC output voltage. Due to the rectifier circuit, an AC current from the AC supply flows only if the instantaneous value of the AC voltage exceeds the capacitor voltage which results in short current pulses having a high current value. This can lead to interference on the AC power lines which affect other power consuming devices.
To avoid these high current pulses, a power factor correction unit is normally included in the rectifier circuit to ensure that voltage and current on the AC power lines are substantially in phase and that no current pulses are developed.
Conventionally, a rectifier circuit comprises a diode bridge including four diodes to rectify an AC power source so that a filtering capacitor is loaded. The voltage of the filtering capacitor can be supplied as the DC voltage to the DC outputs. As the filtering capacitor is only loaded if the voltage applied from the diode bridge is higher than the capacitor voltage, current peaks are developed. In order to avoid this, a power factor correction stage is introduced between the diode bridge and the filtering capacitor. The power factor correction stage normally includes a switch and a boost diode which are connected to the diode bridge via an inductor. The switch is controlled by a control circuit utilizing a frequency which is much higher than the frequency of the AC power.
By switching the switch, a boost voltage is developed via the inductor which is rectified by the boost diode and used for loading the filtering capacitor. The control circuit controls the switch in a manner that an AC current is drawn from the AC power line which is in phase with the AC voltage and sinusoidal (provided that the AC power is also supplied in a sinusoidal waveform) and has an amplitude to allow the DC outputs to supply a specific DC power. The efficiency of the power factor correction stage depends substantially on the number of electronic devices used in the rectifier circuit. Particularly, the number of diodes used in a current path affects the efficiency of the power factor correction.
It is therefore an object, among others, of the present invention to increase the power factor correction efficiency of a power factor correction stage of a rectifier circuit.
This and other objects are achieved by a rectifier circuit having a power factor correction and providing a DC output. AC power having an AC oscillation is supplied at two or more AC inputs. The rectifier circuit includes at least two power factor correction stages which are directly coupled to one or more of the AC inputs, wherein each of the power factor correction stages controls a flow of current through the one or more coupled AC inputs so that the power factor is optimized. The power factor correction stages are designed to operate during different half waves of the AC oscillation with respect to one or more of the AC inputs.
Embodiments of the present invention will discussed in detail with respect to the accompanying drawings, in which:
In
Between the first DC output terminal J3 and the second DC output terminal J4 a filtering capacitor C is provided. The filtering capacitor C has the function to smooth the voltage between the DC outputs so that a variation of the output voltage due to the AC oscillation of the AC input voltage and/or an oscillation due to the power factor correction is decreased or eliminated.
As a first current control device associated to the first power factor correction stage PFC1, a first diode D1 is provided which is connected with its cathode to the first AC input terminal J1 and which is connected with its anode to the second DC output terminal J4. Similarly, a second diode D2 is provided which is associated to the second power factor correction stage PFC2 and which is connected with its cathode to the second AC input terminal J2 and with its anode to the second DC output J4. The first and second diode D1, D2 have the function to avoid a current backflow through the first or second switch Q1, Q2 to the respective AC input terminals J1, J2 by leading the current directly to the respective AC input terminal J1, J2 via the respective diode D1, D2.
Each of the power factor correction stages works by rapidly switching an inductor L1, L2 on and off between the respective AC input terminal J1, J2 and the second DC output terminal J4. By switching the respective inductor L1, L2, a voltage peak is induced which results in a flow of current through the respective boost diode BD1, BD2 if the potential at the first DC output terminal is lower than the voltage induced by the respective inductor. The switch of the power factor correction stage can be implemented as a MOSFET transistor, a bipolar transistor, an SCR device or such like.
The switches Q1, Q2 are controlled by a switch mode controller SMC which is connected to the control terminal of the switch, for example the gate terminal of MOSFETs. The switch mode controller SMC receives as inputs the AC input voltage, a measured current flow through the AC input terminals and the required DC output voltage. The switch mode controller SMC controls the current flow through the AC input terminals with reference to the AC input voltage. The switch mode controller SMC controls the AC currents so that the AC current is in phase with the AC voltage and comprises the same waveform.
The rectifier circuit according to
If a negative half wave is supplied by the first AC input terminal J1, the first rectifier diode D1 is forward biased so the first inductor L1 is not loaded. The negative voltage results in a reverse biasing of the first boost diode BD1 so that no current will flow to or from the first DC output terminal J3 through the first boost diode BD1. The function of the second power factor correction stage connected to the second AC input terminal J2 operates in the same manner.
When applying voltage to the AC input terminals, the terminal with the most negative voltage potential will forward-bias the rectifier diode D1, D2 connected to it while the AC input terminal with the positive voltage potential will reverse-bias the rectifier diode D1, D2 connected to it and allow it to control the current of the AC input terminal by the power factor correction stage connected to it. During a full phase of the AC input terminal, the sequential operation of the power factor correction stages results in a controlled input current for the whole phase of the AC input voltage.
The rectifier circuit of
In
The boost diodes BD1, BD2 are forward-biased if the voltage peaks supplied by the inductors L1, L2 are more negative than the voltage at the first DC output terminal J3. In the other cases, the boost diodes BD1, BD2 are reverse-biased. When applying voltage to the AC input terminals J1, J2, the AC input terminal with the most positive voltage potential will forward-bias the rectifier diode D1, D2 connected to it while the AC input terminal with negative voltage potential will reverse-bias the rectifier diode D1, D2 connected to it and allows it to control the current of the AC input terminal by the power factor correction stage connected to it. During a full phase of the AC input, the sequential operation of the power factor correction stages will result in a controlled input current for the whole phase of the AC input voltage.
Another difference between the embodiment of
The power factor correction stages PFC1-PFC3 comprise an inductor L1, L2, L3, a boost diode BD1, BD2, BD3 and the switch Q1, Q2, Q3, respectively. The switches Q1, Q2, Q3 are controlled separately, so that a three-phase power factor correction operation can be achieved. Similarly to the embodiments of
When applying a voltage to the AC input terminals J3, J2, J5, the terminal with the most negative voltage potential will forward-bias the rectifier diode D1, D2, D3 connected to it while the other AC input terminals with a more positive voltage potential will reverse-bias the rectifier diodes connected to them and allow them to control the current of the AC input terminal by the power factor correction stage connected to them. Due to a full phase of the AC input, the sequential operation of the power factor correction stages PFC1-PFC3 will result in a controlled input current for the whole phase of the AC input voltage.
In
Substantially, the embodiment of
When applying a voltage to the AC input terminals, the second AC input terminal J11 has more negative voltage potential than the first AC input terminal J10 and will forward-bias the second rectifier diode D11 of the rectifier half bridge connected to it. The first switch Q10 of the first power factor correction stage PFC10 controls the power factor from the AC source to the DC output terminals J12, J13 during this positive half wave of the AC input voltage. When the second AC input terminal J11 receives a more positive voltage potential than the first AC input terminal J10, the first rectifier diode D10 is forward-biased and the second power factor correction stage PFC11 boosts a negative voltage to the second DC output terminal J13. Similar to the functions of the embodiments of
The switch mode controller SMC controls the first and second switches Q10, Q11 so that both switches are not switched on at the same time.
In
Furthermore, a charge circuit is provided comprising at least one current limiting element R10 which is connected to the second AC input terminal J11 in series with a first auxiliary diode AD10 connected by its cathode to the first DC output terminal J12 and by its anode to the current limiting element R1 and a second auxiliary diode AD11 connected to the second DC output terminal J13 with its anode and connected to the current limiting element R1 by its cathode.
When switching on the AC power on the AC input terminals J10, J11, the surge current controller SCC do not switch on the SCR devices I10, I11 immediately. The load current to the filtering capacitor C is controlled by the current limiting element R1 through the auxiliary diodes AD10, AD11. The surge current controller SCC may also have the function that in case of over-current on the DC output terminals, the firing of the SCR devices I10, I11 is stopped and thereby the current is limited by the current limiting elements and the auxiliary diodes AD10, AD11.
In
Number | Date | Country | Kind |
---|---|---|---|
04010619.7 | May 2004 | EP | regional |