This disclosure relates generally to photodetectors and more particularly to photodetectors having a barrier layer disposed between a pair of like-conductively doped semiconductor layers.
As is known in the art, one type of infrared detector is an nBn or pBp structure having a bottom, or collector, semiconductor layer of a first type conductivity and an upper contact semiconductor layer of the same first type conductivity with a barrier layer sandwiched between the upper and lower semiconductor layers. In the case of the pBp structure the upper and bottom layers are p-type doped layers and in the cease of the nBn structure the upper and bottom layers are n-type doped layers. In one example, the upper and bottom layers are InAsSb, and the middle layer is AlAsSb. A reverse bias voltage is applied between the upper and lower layers. Thus, in the case of the nBn structure, the bottom layer is, for example, at ground potential and the upper layer is at a negative potential relative to ground potential. In response to infrared radiation, minority carriers, holes, pass between the upper and lower layers and through the barrier layer while the barrier layer prevents the flow of majority carriers. Unfortunately, the barriers layer can produce unwanted dark current
In accordance with the present disclosure, a photodetector structure is provided having a barrier layer disposed between a pair of like-conductively doped semiconductor layers, the barriers layer having a surface area smaller than the surface area of the upper one of the pair of semiconductor layers.
In one embodiment, a fill material is disposed between outer peripheral edges of the barrier layer and a region between outer peripheral edges of the first and second layers.
In one embodiment, a method is provided for forming a photodetector structure having a barrier layer disposed between a pair of like-conductively doped semiconductor layers. The method includes selectively removing outer peripheral portions of the barrier layer while leaving outer peripheral portions of the upper and lower layers.
In one embodiment, the selectively removing comprises exposing the structure to a selective etch, such selective etch selectively removing the outer peripheral portions of the barrier layer while leaving unetched the outer peripheral portions of the upper and lower layers.
In one embodiment, the selectively removing leaves a gap between the upper and lower layers, such gap having as sidewalls remaining portions of the barrier layer and including filling the gaps with a filler material.
In one embodiment, the filling comprises using atomic layer deposition.
With such as arrangement a junction with reduced area mitigates generation-recombination and surface current mechanisms that can have a deleterious effect on device performance. Isolating the contact and absorption regions at the sidewall surface also can negate shunt currents. To put it another way, the junction area is diminished while the absorption volume is maintained. Backfilling the void maintains pixel integrity. Maintaining the shape or volume of the entire pixel in this manner retains existing designs and fabrication processes, allowing any scalability inherent to the original process.
The details of one or more embodiments of the disclosure are set forth in the accompanying drawings and the description below. Other features, objects, and advantages of the disclosure will be apparent from the description and drawings, and from the claims.
Like reference symbols in the various drawings indicate like elements.
Referring now to
Referring now to
Next, referring to
Next, the structure is passivated with any suitable passivation layer 25 and metalized with contacts 27 as shown on
Referring now to
A number of embodiments of the disclosure have been described. Nevertheless, it will be understood that various modifications may be made without departing from the spirit and scope of the disclosure. For example, the wafer 10 may be a pBp wafer. Further, the photodetector may be used in an array, such as a focal plane array. Accordingly, other embodiments are within the scope of the following claims.
This application is a Divisional Application of U.S. patent application Ser. No. 14/630,046, filed Feb. 24, 2015, which claims the benefit of U.S. Provisional Application No. 61/952,197, filed on Mar. 13, 2014, which applications are hereby incorporated herein by reference in their entirety.
Number | Name | Date | Kind |
---|---|---|---|
4875084 | Tohyama | Oct 1989 | A |
5731621 | Kosai | Mar 1998 | A |
5773831 | Brouns | Jun 1998 | A |
6455908 | Johnson | Sep 2002 | B1 |
10014424 | Smith et al. | Jul 2018 | B2 |
20040119129 | Giboney | Jun 2004 | A1 |
20070090337 | Ueno et al. | Apr 2007 | A1 |
20070158664 | Rothman | Jul 2007 | A1 |
20070215900 | Maimon | Sep 2007 | A1 |
20070235758 | Klipstein | Oct 2007 | A1 |
20080111152 | Scott et al. | May 2008 | A1 |
20090001278 | Jones | Jan 2009 | A1 |
20110095334 | Scott | Apr 2011 | A1 |
20130062593 | Jones et al. | Mar 2013 | A1 |
20130228887 | Wehner | Sep 2013 | A1 |
Number | Date | Country |
---|---|---|
WO 2013040184 | Mar 2013 | WO |
Entry |
---|
Final Office Action dated Apr. 4, 2016 for U.S. Appl. No. 14/630,046; 9 Pages. |
Final Office Action dated Jun. 10, 2016 for U.S. Appl. No. 14/630,046; 10 Pages. |
Final Office Action dated Apr. 13, 2017 for U.S. Appl. No. 14/630,046; 9 Pages. |
Notice of Allowance dated Mar. 26, 2018 for U.S. Appl. No. 14/630,046; 10 Pages. |
Office Action dated Oct. 26, 2015 for U.S. Appl. No. 14/630,046; 9 Pages. |
Office Action dated Dec. 6, 2016 for U.S. Appl. No. 14/630,046; 11 Pages. |
Office Action dated Nov. 17, 2017 for U.S. Appl. No. 14/630,046; 8 Pages. |
Prashant P. Baveja, Benjamin Kögel, Petter Westbergh, Johan S. Gustavsson, Åsa Haglund, Drew N. Maywar, Govind P. Agrawal, Anders Larsson, Impact of Device Parameters on Thermal Performance of High-Speed Oxide-Confined 850-nm VCSELs, IEEE Journal of Quantum Electronics, vol. 48, No. 1, Jan. 2012, pp. 17-26; 10 pages. |
Rainer Michalzik, Karl Joachim Ebeling, Operating Principles of VCSELs, IEEE, Operating Principles of VCSELs, IEEE, 45 pages. |
RCE and response to Final Office Action dated Jun. 10, 2016 for U.S. Appl. No. 14/630,046, filed Oct. 10, 2016; 73 Pages. |
Restriction Requirement dated Oct. 2, 2015 for U.S. Appl. 14/630,046; 7 Pages. |
Response to Restriction Requirement dated Oct. 2, 2015 for U.S. Appl. No. 14/630,046, filed Oct. 7, 2015; 1 Page. |
Response to Office Action dated Oct. 26, 2015 for U.S. Appl. No. 14/630,046, filed Jan. 6, 2016; 4 Pages. |
Response to Office Action dated Dec. 6, 2016 for U.S. Appl. No. 14/630,046, filed Mar. 29, 2017; 6 Pages. |
Response to Office Action dated Nov. 17, 2017 for U.S. Appl. No. 14/630,046, filed Feb. 16, 2018; 6 Pages. |
Supplemental Response to Office Action dated Oct. 26, 2015 for U.S. Appl. No. 14/630,046, filed Jan. 20, 2016; 4 Pages. |
Torsten Wipiejewski, Hans-Dietrich Wolf, Lutz Korte, Wolfgang Huber, Günter Kristen, Charlotte Hoyler, Harald Hedrich, Oliver Kleinbub, Tony Albrecht, Jürgen Müller, Andreas Orth, Zeljko Spika, Stephan Lutgen, Hartwig Pflaeging, Jörg Harrasser, Karstan Drögemüller, Volker Plickert, Detlef Kuhl, Jürgen Blank, Doris Pietsch, Herwig Stange, Holger Karstensen, VCSELs for datacom applications, 9 pages. |
Number | Date | Country | |
---|---|---|---|
20180286996 A1 | Oct 2018 | US |
Number | Date | Country | |
---|---|---|---|
61952197 | Mar 2014 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 14630046 | Feb 2015 | US |
Child | 15997920 | US |