Redundant switch system and method of operation

Information

  • Patent Grant
  • 5909427
  • Patent Number
    5,909,427
  • Date Filed
    Thursday, July 18, 1996
    28 years ago
  • Date Issued
    Tuesday, June 1, 1999
    25 years ago
Abstract
A redundant switch (50) is provided for performing a switch fabric test. The redundant switch (50) includes a foreground switch fabric controller (24) for controlling a foreground switch fabric (26), a background switch fabric controller (124) for controlling a background switch fabric (126), and a first I/O module (14) in communication with the foreground switch fabric controller (24). The first I/O module (14) sends, at the request of the foreground switch fabric controller (24), a test cell to an input of the background switch fabric (126) and receives the test cell from a corresponding output of the background switch fabric (126). The first I/O module (14) determines if an error occurred and provides an error signal to the foreground switch fabric controller (24) in response if an error occurred. The foreground switch fabric controller (24) may log the error signal or enable an alarm or indicator in response.
Description

TECHNICAL FIELD OF THE INVENTION
The present invention relates generally to communication switching systems, and more specifically to a redundant switch system and method of operation.
BACKGROUND OF THE INVENTION
Usage and demand for modern communication systems continues to soar as users demand more and more sophisticated communication services and bandwidth while relying on the instant availability of these communication systems. Increasingly, communication systems are used to provide all types of information including voice, video, and data.
Modern communication systems include a collection of components, such as digital switching systems, that communicate, manipulate, and process information in a variety of ways. Digital switching systems are integral components of today's modern communication systems. The availability of communication systems is directly related to the availability of the digital switching systems used in these communication systems. As reliance on communication systems continues to increase, the availability of the digital switching systems used in these communications systems becomes critically important.
Problems arise when attempting to increase the availability of a digital switching system. The digital switching system may provide redundant capability so that if a circuit or module of the digital switching system fails, a backup circuit or module may be used. Problems arise when transitioning from a system or circuit operating in the foreground to a system or circuit operating in the background. Performance suffers greatly when the transition causes delays, interruptions in service, and errors. Often, when a circuit or module fails, the backup circuit is not properly initialized or operating correctly resulting in data loss or complete system failure. Also, overall system performance suffers when system resources are consumed attempting to verify that a backup circuit or module is operating correctly so that the backup circuit or module may be relied upon in the event of a failure.
SUMMARY OF THE INVENTION
In accordance with the present invention, a redundant switch system and method of operation are provided which substantially eliminate or reduce the disadvantages and problems associated with increasing the availability and reliability of a digital switching system. The present invention provides a redundant switch system and ensures that the background switch is available and operating correctly while minimizing or eliminating any adverse effects on actual switching operation.
According to an embodiment of the present invention, a redundant switch system is provided that includes a first switch control module, a second switch control module, and a first I/O module. The first switch control module includes a first switch fabric operating in the foreground under the control of a first switch fabric controller. The first switch fabric receives communication signals from an input port and provides the communication signals to at least one of its output ports. The first switch fabric controller may initiate a switch fabric test. The second switch control module includes a second switch fabric operating in the background and under the control of a second switch fabric controller. The second switch fabric receives communication signals at an input port and provides the communication signals to at least one of its output ports. The first I/O module exchanges communication signals with the first switch fabric and the second switch fabric. The I/O module provides a test communication signal to an input of both switch fabrics in response to the initiation of a switch fabric test by the first switch fabric controller. The I/O module then receives the test communication signal from an output of the second switch fabric and generates or provides an error signal if an error is detected in the received test communication signal.
The redundant switch and method of operation provides various technical advantages. A technical advantage of the present invention includes increased switch availability. Another technical advantage includes the ability to systematically and routinely check the operation of a background switch during actual switch operation to ensure that the background switch is operating correctly while minimizing or eliminating any adverse effect on overall switch performance. Other technical advantages are readily apparent to one skilled in the art from the following figures, descriptions, and claims.





BRIEF DESCRIPTION OF THE DRAWINGS
For a more complete understanding of the present invention and the advantages thereof, reference is now made to the following brief description, taken in connection with the accompanying drawings and detailed description, wherein like reference numerals represent like parts, in which:
FIG. 1 is an overview block diagram illustrating a control and a data interconnection between a first I/O module and a foreground switch control module;
FIG. 2 is a block diagram illustrating a redundant switch system including the data interconnection between the first I/O module and the foreground switch control module and a background switch control module; and
FIG. 3 is a flowchart illustrating a method for operating the redundant switch system.





DETAILED DESCRIPTION OF THE INVENTION
FIG. 1 is an overview block diagram of a control and a data interconnection between a first I/O module 14 and a foreground switch control module 10 of a digital communication switch. Also shown in FIG. 1 are a plurality of additional I/O modules represented by a second I/O module 16 and an n.sup.th I/O module 18. Each of the plurality of I/O modules interconnect with foreground switch control module 10 in the same manner that first I/O module 14 couples to foreground switch control module 10. A background switch control module 12 is also provided which interconnects to each of the plurality of I/O modules in the same manner that foreground switch control module 10 interconnects to each of these plurality of I/O modules. Background switch control module 12 operates in the background and serves as a redundant module in the event that foreground switch control module 10 fails or is taken out of service.
In operation, the plurality of I/O modules receive information, such as voice, video, and data, from a corresponding communications link using a variety of access technologies. Each I/O module provide this information to the inputs of a foreground switch fabric 26 of foreground switch control module 10 and background switch control module 12. Foreground switch control module 10, using a foreground switch fabric controller 24 and any available switching scheme, controls the switching of foreground switch fabric 26 so that the communication information provided by each I/O module is properly routed or mapped to the appropriate destination I/O module. Foreground switch control module 10 receives control information from the various I/O modules to assist with carrying out the switching scheme.
First I/O module 14 is representative of the plurality of I/O modules and includes a line interface 39 and a cell flow processor 38. In one embodiment, line interface 39 includes a connectivity engine, a network interworking, and a physical interface to exchange information with a particular type of access technology provided by the communication link or network that is coupled to line interface 39. This coupling is not shown in FIG. 1.
Each of the plurality of I/O modules occupies a particular port in the digital communication switch. Each of the plurality of I/O modules are similar, except for the line interface which allows a particular I/O module to interface with a particular access technology. The access technology may include virtually any communications format or protocol such as asynchronous transfer mode (ATM), cell relay, frame relay, circuit emulation, LAN emulation, internetworking, and the like, and using virtually any physical medium or transmission hierarchy. Line interface 39 may support any suitable communication technique, whether connection-based or connectionless. Thus, first I/O module 14 may interface, through line interface 39, with a communication link that supports a particular access technology, while the line interfaces of other I/O modules may support different access technologies. In this manner, information may be received by an I/O module in a particular format, converted to a common or core cell format used in foreground switch control module 10 by the line interface, routed to a destination I/O module through foreground switch control module 10, and finally provided to the communication link coupled to the destination I/o module that uses a completely different access technology than the source communication link.
Cell flow processor 38 provides an interface between line interface 39 and foreground switch control module 10. Cell flow processor 38 interconnects with foreground switch control module 10 using a first I/O serial data signal 40 and a first I/O serial control signal 42. In one embodiment, these may be provided as eleven unidirectional lines. The reference to "lines" may include conductors, couplings, connectors, matings, connections, and the like. Cell flow processor 38 also provides these same signals to background switch control module 12 through similar interconnections. Unlike line interface 39, which may vary from one I/O module to another, cell flow processor 38 has the same structure and performs the same function in all I/O modules. In a particular embodiment, cell flow processor 38 implements a core cell transfer function using ATM with virtual channel (VC) buffer and bandwidth control.
Cell flow processor 38 includes a to-switch port processor (TSPP) 28, a from-switch port processor (FSPP) 30, a serializer 32, and a deserializer 34. In a particular implementation, TSPP 28 and FSPP 30 may be implemented using an application specific integrated circuit (ASIC). Cell flow processor 38 uses TSPP 28 to receive information from line interface 39, to process the information, to provide communication signals to and from foreground switch control module 10, which exchange control information with foreground switch control module 10. TSPP 28 controls access to input buffers and to the bandwidth of foreground switch fabric controller 24 on a per connection basis. TSPP 28 requests and receives grants for switch bandwidth from foreground switch fabric controller 24. TSPP 28 also receives flow control information. FSPP 30 may also be an ASIC. The FSPP 30 controls access to output buffers and linked bandwidth on a per connection basis. FSPP 30 also sends and receives flow control information.
Serializer 32 receives the information from TSPP 28 in parallel format and converts the information to serial format and provides the information as either first I/O serial data signal 40. TSPP 28 also receives control information from foreground switch fabric controller 24. FSPP 30 receives information from foreground switch control module 10 through first I/O serial data signal 40 and first I/O serial control signal 42. Deserializer 34 receives these data signals where they are converted from serial format to parallel format and then provided to FSPP 30. TSPP 28 and FSPP 30 are in communication with one another.
In one embodiment, foreground switch control module 10 and background switch control module 12 are essentially interchangeable modules with one operating in the foreground and the other operating in the background to provide a redundant system to increase overall system availability. Thus, the following discussion of foreground switch control module 10 may apply to background switch control module 12.
Foreground switch control module 10 includes a port processor 20, a foreground switch fabric controller 24, and a foreground switch fabric 26 having input ports and output ports corresponding to each of the plurality of I/O modules. Port processor 20 is used to communicate with the TSPPs 28 and FSPPs 30 on the I/O modules in the system.
Foreground switch fabric controller 24 controls the operation of foreground switch fabric 26 by determining how the data signals provided from the plurality of I/O modules, such as first I/O serial data signal 40, are interconnected (switched) by foreground switch fabric 26. Foreground switch fabric controller 24 accumulates and arbitrates transfer requests from each I/O module. Foreground switch fabric controller 24 may also maintain and access a topology state for each connection. This topology information controls the fan-in and the fan-out of multipoint connections. In one embodiment, foreground switch fabric controller 24 may include a bandwidth arbiter (BA) ASIC to decide which I/O modules or ports have access to foreground switch fabric 26, and a multipoint topology controller (MTC) ASIC to maintain and access topology states for each connection in the digital communication switch. Foreground switch fabric controller 24 receives control signals from each of the I/O modules, such as first I/O serial control signal 42 from first I/O module 14. Foreground switch fabric controller 24 uses this information to determine which data signal from all of the I/O modules should be provided at a particular input of foreground switch fabric 26 and routed to a particular output of foreground switch fabric 26.
Once foreground switch fabric controller 24 determines which connection should be made within foreground switch fabric 26, a control signal is provided to the TSPP of the appropriate I/O module so that the correct data signal may be provided to the input port of foreground switch fabric 26 corresponding to that I/O module. For example, first I/O module 14, through TSPP 28, provides first I/O serial control signal 42 to foreground switch fabric controller 24 indicating a request for communication from first I/O module 14. Eventually, foreground switch fabric controller 24 grants the request and communicates the grant to TSPP 28 through first I/O serial control signal 42. At this time, the cell may be transferred from TSPP 28 through first I/O serial data signal 40 to foreground switch fabric 26. Foreground switch fabric 26, under the control of foreground switch fabric controller 24, maps or switches first I/O serial data signal 40 to the designated output port for receipt by the FSPP of the receiving I/O module. The data signals provided from the various I/O modules, such as first I/O serial data signal 40, may be provided as communication cells having a header portion and a data portion. These communication cells may be provided in asynchronous transfer mode (ATM) format, or the like. The information may then be processed by the line interface of the receiving I/O module and provided in the communication format of the interfacing access technology.
Background switch control module 12 receives the same signals from the I/O modules, such as I/O first module 14, that are provided to foreground switch control module 10. Background switch control module 12 operates in the same manner as foreground switch control module 10. In the event that foreground switch control module 10 fails or is taken out of service, background switch control module 12 may operate in the foreground with minimal disruption of service. In one embodiment, port processor 20 switches between foreground control module 10 and background control module 12 in response to external control. However, before taking foreground switch control module 10 out of service or before foreground switch control module 10 fails, it is important to ensure that background switch control module 12 is operating correctly so that service will not be disrupted.
FIG. 2 is a block diagram illustrating a redundant switch system, including the data interconnection with first I/O module 14. As discussed above, when first I/O module 14 provides information to foreground switch control module 10, the information is correspondingly also provided to background switch control module 12. Background switch control module 12 includes the same or similar components as that provided in foreground switch control module 10. These same or similar components may include a background switch fabric controller 124, and a background switch fabric 126 as shown in FIG. 2. Before both foreground switch control module 10 and background switch control module 12 may both receive the same information, background switch fabric controller 124 and foreground switch fabric controller 24 must be synchronized so that these controllers stay in lock-step. This may include identically configuring control registers, and updating tables and entries. When a communication cell is provided from TSPP 28, it is provided to serializer 32 in parallel format and converted to serial format and provided to processor interface 36. In one embodiment, processor interface 36 then provides the communication cell to background switch fabric 126 through a background first I/O serial data signal 41. This same communication cell is also provided to foreground switch fabric 26 through first I/O serial data signal 40. At this time, both background switch fabric 126 and foreground switch fabric 26, under the control of their respective switch fabric controllers, map or switch the communication cell to a designated output port where the cell may then be provided to that port's I/O module for further processing. In normal operation, first I/O serial data signal 40, as provided at the output of foreground switch fabric 26, is a communication cell that is provided to the designated I/O module. However, if foreground switch control module 10 fails or is taken out of service, then background first I/O serial data signal 41, as provided at the output of background switch fabric 126, may be provided to the designated I/O module.
It is critical that the components of background switch control module 12 are operating correctly so that in the event of a failure, background switch control module 12 may be relied upon for continued operation with minimal interruption of service. Thus, it is desirous to routinely verify the operation of background switch control module 12 to ensure that it is operating correctly while minimizing or eliminating any adverse effect on overall system performance caused by the verification of the background operation. The present invention accomplishes all of this as illustrated below.
First, foreground switch fabric controller 24 determines a point in time in which unallocated bandwidth is provided in foreground switch fabric 26. During this period or slot of time, foreground switch fabric 26 may map or switch from an input port to an output port without adversely affecting the transfer of any other communication cell. In one embodiment, unallocated bandwidth may be normally provided for every input and output port of foreground switch fabric 26 once every 5 milliseconds.
During this time of unallocated bandwidth, a test cell may be sent from the TSPP of each I/O module to the corresponding input port of both the foreground switch fabric 26 and the background switch fabric 126. Both switch fabrics then switch the test cell to the output port corresponding to the I/O module that sent the test cell.
The FSPP of each I/O module then receives the same test cell from the background switch fabric 126 that was originally provided from the TSPP. The FSPP then performs error checking to determine whether an error occurred in the transmission through background switch fabric 126. This may be accomplished using parity checking or cyclic redundancy check (CRC) techniques to determine if an error occurred. CRC is an error checking procedure commonly used in data communications in which each transmitted bit is applied to a register containing a series of XOR gates, thereby solving a polynomial equation. The result of this operation is appended to the test cell and compared to an identical operation performed on the received test cell. If the values match, no error was detected. There are several standard CRC checks, including CRC-6, CRC-16, CRC-32 which is used in the IEEE 802 LAN standards.
In operation, foreground switch fabric controller 24 detects unused bandwidth in foreground switch fabric 26 and enables a switch fabric test to test the operation of background switch control module 12. At this time, foreground switch fabric controller 24 provides a control signal to the FSPP of each I/O module or to a designated I/O module indicating that a switch fabric test is to be performed. For example, FSPP 30 of first I/O module 14 receives a signal from foreground switch fabric controller 24 indicating that a switch fabric test is to be performed. In response, FSPP 30 instructs TSPP 28 to send a test cell. The test cell is provided to serializer 32 in parallel format and converted to serial format and then provided to processor interface 36. Processor interface 36 provides the test cell in serial format to background switch fabric 126 as background first I/O serial data signal 41. Background switch fabric 126 receives background first I/O serial data signal 41 and maps or switches the signal from a first input port to a corresponding first output port, under the control of background switch fabric controller 124. Background switch fabric 126 then provides the signal to processor interface 36. This signal is also referenced in FIG. 2 as background first I/O serial data signal 41. Processor interface 36 then provides the signal containing the test cell to Deserializer 34 where the signal is converted from serial format to parallel format and provided to FSPP 30.
FSPP 30 performs CRC error detection and determines whether or not an error has occurred. If an error has occurred, FSPP 30 sends a control signal to foreground switch fabric controller 24 where the error is stored or logged. In one embodiment, if an error occurs, an alarm or indicator may be enabled as a result of the error condition. After a predefined number of CRC errors, foreground switch fabric controller 24 and, in one embodiment, background switch fabric controller 124, interrupts foreground switch control module 10 and places background switch control module 12 as the primary or foreground control module.
During the time in which the switch fabric test is enabled, deserializer 34 acts as a switch fabric selector or multiplexer and provides the output of background switch fabric 126 to deserializer 34 for error processing by FSPP 30.
The switch fabric test has been described, and shown in FIG. 2, with respect to first I/O module 14. In one embodiment, every 5 milliseconds every I/O module of the digital communication switch may send a test cell through background switch fabric 126 and then back to the FSPP of the sending I/O module for error checking. The present invention provides technical advantages by testing the operation of background switch fabric 126 and background switch fabric controller 124 without adversely affecting the performance of the digital communication switch.
FIG. 3 is a flow chart illustrating a method for operating redundant switch system 50. The method begins at step 200 and proceeds to step 202 where the foreground switch fabric controller detects unallocated switch bandwidth. This may be accomplished by examining a switch allocation table and locating unallocated slots in the switch allocation table. The method proceeds next to step 204 where a switch fabric test is enabled at the point in time where unallocated switch bandwidth may be used.
Proceeding next to step 206, the foreground switch fabric controller sends a control signal to the FSPPs of each I/O module. The control signal indicates that a switch fabric test has been enabled and that a test cell should be sent from the TSPPs of each I/O module to the background switch fabric. The method proceeds next to step 208 where the FSPPs' signal their TSPP to send the test cell. The test cell may be provided in memory as part of the TSPP and may be shorter than a normal cell to prevent any clock skewing due to the high speed nature of the serial interface between the I/O modules and the switch control modules. The additional signaling needed to implement the switch fabric test may require that the test cell be one-half of a normal cell so that timing errors are not encountered.
Proceeding next to step 210, the TSPPs send the test cell to both switch fabrics where the test cell is provided at each I/O module's input port. The method then proceeds to step 212 where both switch fabrics transfer the test cell from each I/O module's input port to each I/O module's corresponding output port. The corresponding output port is the output port that corresponds to the I/O module that sent the test cell. The test cell is then provided from the background switch fabric to the FSPP of the I/O module. Deserializer 34, acting as a switch fabric selector, provides the output of the background switch fabric to the FSPP instead of the output of the foreground switch fabric.
Next, the method proceeds to step 214 where the FSPPs receive the test cell and perform error checking, such as CRC error checking, to determine if an error has occurred. If an error has occurred, the FSPP may provide a signal to the foreground switch fabric controller where the error is logged or stored in an error table. The method proceeds next to step 216 where the errors are analyzed and an appropriate action is taken. For example, after a predefined number of CRC errors have occurred, the background switch control module 12 may be transitioned from operating in the background to operating in the foreground. Optionally, an alarm or indicator may be enabled as a result of the errors. The method then concludes at step 218.
Thus, it is apparent that there has been provided, in accordance with the present invention, a redundant switch system and method of operation that satisfies the advantages set forth above. The present invention improves overall system availability while eliminating or minimizing any adverse effect on overall system operation.
Although the preferred embodiment of the present invention has been described in detail, it should be understood that various changes, substitutions, and alterations may be made to the described embodiment without departing from the spirit and scope of the present invention. The direct connections illustrated herein could be altered by one skilled in the art such that two devices are merely coupled to one another through an intermediate device or devices without being directly connected while still achieving the desired results demonstrated by the present invention. Other examples of changes, substitutions, and alterations are readily ascertainable by one skilled in the art and could be made without departing from the spirit and scope of the present invention as defined by the following claims.
Claims
  • 1. A redundant switch system for use in a digital communication switch, the redundant switch system comprising:
  • a first switch control module having a first switch fabric and a first switch fabric controller, the first switch fabric having a plurality of input ports and a plurality of output ports and operating in the foreground under the control of the first switch fabric controller, the first switch fabric operable to contemporaneously receive communication signals at all of the plurality of input ports and to provide the communication signals to at least one of the plurality of output ports, the first switch fabric controller operable to initiate a switch fabric test;
  • a second switch control module having a second switch fabric and a second switch fabric controller, the second switch fabric having a plurality of input ports and a plurality of output ports and operating in the background under the control of the second switch fabric controller, the second switch fabric operable to contemporaneously receive communication signals at all of the plurality of input ports and to provide the communication signals to at least one of the plurality of output ports; and
  • a first I/O module in communication with the first switch fabric controller, the first I/O module operable to exchange communication signals with the first switch fabric and the second switch fabric, provide a test communication signal to one of the plurality of input ports of the second switch fabric in response to the initiation of the switch fabric test by the first switch fabric controller, receive the test communication signal from one of the plurality of output ports of the second switch fabric, and generate an error signal if an error occurs when providing and receiving the test communication signal.
  • 2. The redundant switch system of claim 1, wherein the first I/O module includes a cell flow processor operable to process asynchronous transfer mode cells.
  • 3. The redundant switch system of claim 1, wherein the first switch fabric controller initiates the switch fabric test so that the switch fabric test occurs during a time when the bandwidth of the first switch fabric is unallocated.
  • 4. The redundant switch system of claim 1, wherein the first I/O module is operable to provide the error signal to at least the first switch fabric controller.
  • 5. The redundant switch system of claim 1, wherein the first switch fabric controller includes a bandwidth arbiter and a memory, the bandwidth arbiter operable to control at least the first switch fabric and determine when unallocated bandwidth is available, the memory operable to store the error signal.
  • 6. The redundant switch system of claim 1, wherein the test communication signal is a test communication cell having a pseudo asynchronous transfer mode cell format.
  • 7. The redundant switch system of claim 6, wherein the test communication cell is smaller in size than a normal asynchronous transfer mode cell.
  • 8. The redundant switch system of claim 1, wherein the test communication signal is provided in an asynchronous transfer mode cell format.
  • 9. The redundant switch system of claim 1, wherein the first I/O module generates an error signal if the test communication signal provided to one of the plurality of input ports of the second switch fabric differs from the test communication signal received from one of the plurality of output ports of the second switch fabric.
  • 10. The redundant switch system of claim 9, wherein the first I/O module performs a cyclic redundancy check to determine if an error occurred.
  • 11. The redundant switch system of claim 9, wherein the first I/O module generates an error signal if the test communication signal is not received by the first I/O module.
  • 12. The redundant switch system of claim 9, wherein the first I/O module performs a checksum to determine if an error occurred.
  • 13. The redundant switch system of claim 1, wherein the switch fabric test can be disabled.
  • 14. The redundant switch system of claim 1, wherein the first switch fabric and the second switch fabric are emitter coupled logic cross-point devices.
  • 15. The redundant switch system of claim 1, wherein the test communication signal is a digital test communication cell that includes a header portion and a data portion.
  • 16. The redundant switch system of claim 3, wherein the first switch fabric controller determines the time when the bandwidth of the first switch fabric is unallocated by using a switch allocation table and locating unused switch allocation table slots.
  • 17. The redundant switch system of claim 3, wherein the digital communication switch is a distributed asynchronous transfer mode switch.
  • 18. The redundant switch system of claim 3, wherein the first I/O module includes a cell flow processor having a to-switch port processor and a from-switch port processor that each include a memory.
  • 19. The redundant switch system of claim 18, wherein the from-switch port processor determines whether an error has occurred when receiving the test communication signal.
  • 20. The redundant switch system of claim 19, wherein the cell flow processor further includes a serializer operable to provide the test communication signal to the second switch fabric, and a deserializer operable to receive the test communication signal from the second switch fabric.
  • 21. The redundant switch system of claim 20, wherein the first I/O module includes a line interface for exchanging communication signals between the cell flow processor and a communication link, the line interface operable to convert a communication signal received from the communication link into a format compatible with the redundant switch system and to convert a communication signal received from the redundant switch system into a format compatible with the communication link.
  • 22. An I/O module in electrical communication with a communication link and first and second switch fabric control modules, said first and second switch fabric control modules comprising respective first and second switch fabric controllers, first and second switch fabrics operating under the control of the respective controllers, and wherein each of said switch fabrics includes first and second pluralities of inputs and outputs, said I/O module for exchanging communication signals between said communication link and said switch fabric control modules, the I/O module comprising:
  • a cell flow processor; and
  • a line interface operable to receive communication signals from the communication link in a first communication signal format, to convert the communications signals to a second communication signal format used by the cell flow processor, and to provide the communication signals to the cell flow processor in said second communication signal format;
  • said cell flow processor being operable to serialize the communications signals that are received from said line interface, to provide said serialized, converted communication signals to said first switch fabric control module and to provide a serialized test communication signal to one of said plurality of inputs of said second switch fabric in said second communication signal format, to receive the test communication signal from one of said plurality of outputs of the second switch fabric, to generate an error signal if the received test communication signal is not the same as the provided test communication signal.
  • 23. The I/O module of claim 22 wherein the test communication signal includes a header portion and a data portion.
  • 24. The I/O module of claim 23 wherein the test communication signal is stored locally and provided by the cell flow processor.
  • 25. The I/O module of claim 23 wherein the test communication signal is provided in asynchronous transfer mode format.
  • 26. The I/O module of claim 22 wherein the cell flow processor includes a to-switch port processor to provide the test communication signal and a from-switch port processor to receive the test communication signal.
  • 27. The I/O module of claim 22 wherein the cell flow processor determines if the received test communication signal is the same as the provided test communication signal by using a cyclic redundancy check.
  • 28. A method for operating a redundant switch system to perform a switch fabric test, the method comprising the steps of:
  • determining an availability of unallocated bandwidth in a first switch fabric performing foreground operations;
  • generating a switch fabric test enabling signal in response to available unallocated bandwidth;
  • providing the switch fabric test enabling signal to a cell flow processor;
  • providing a serialized test communication signal to an input of a second switch fabric performing background operations in response to the cell flow processor receiving the switch fabric test enabling signal;
  • transporting the serialized test communication signal from the input of the second switch fabric to an output of the second switch fabric;
  • receiving the serialized test communication signal from an output of the second switch fabric;
  • deserializing the serialized test communication signal; and
  • performing error checking on the deserialized test communication signal.
  • 29. The method of claim 28, wherein the test communication signal is a test communication cell.
  • 30. The method of claim 28, further comprising a step of receiving the test communication signal at the cell flow processor.
  • 31. The method of claim 30, wherein error checking is performed at the cell flow processor.
  • 32. The method of claim 28, further comprising a step of:
  • generating an error signal indicating that an error occurred if the test communication signal provided to the input of the second switch fabric differs from the test communication signal received from an output of the second switch fabric.
  • 33. The method of claim 28, further comprising the step of:
  • performing an action after a predefined number of errors are found.
  • 34. The method of claim 33, wherein the action includes enabling an alarm.
  • 35. The method of claim 28, further comprising the step of:
  • incrementing a memory register when an error occurs.
  • 36. The method of claim 28, further comprising the steps of:
  • providing a test communication signal to every input of the second switch fabric;
  • receiving a corresponding test communication signal from every output of the second switch fabric; and
  • performing error checking on every received test communication signal.
  • 37. The method of claim 28, further comprising a step of providing unallocated bandwidth during a predefined period of time.
  • 38. The method of claim 28, wherein the cell flow processor includes a to-switch port processor for sending the test communication signal and a from-switch port processor for receiving the test communication signal.
RELATED APPLICATIONS

This application claims benefit of U.S. Provisional Application Ser. No. 60/001,498, filed Jul. 19, 1995.

US Referenced Citations (270)
Number Name Date Kind
3804991 Hammond et al. Apr 1974
3974343 Cheney et al. Aug 1976
4069399 Barrett et al. Jan 1978
4084228 Dufond et al. Apr 1978
4240143 Bessemer et al. Dec 1980
4485467 Miles et al. Nov 1984
4603382 Cole et al. Jul 1986
4715030 Koch et al. Dec 1987
4727537 Nichols Feb 1988
4737953 Koch et al. Apr 1988
4748658 Gopal et al. May 1988
4797881 Ben-Artzi Jan 1989
4821034 Anderson et al. Apr 1989
4837761 Isono et al. Jun 1989
4849968 Turner Jul 1989
4870641 Pattavina Sep 1989
4872157 Hemmady et al. Oct 1989
4872159 Hemmady et al. Oct 1989
4872160 Hemmady et al. Oct 1989
4872197 Pemmaraju Oct 1989
4878216 Yunoki Oct 1989
4893302 Hemmady et al. Jan 1990
4893307 McKay et al. Jan 1990
4894824 Hemmady et al. Jan 1990
4897833 Kent et al. Jan 1990
4897841 Gang, Jr. Jan 1990
4899333 Roediger Feb 1990
4920531 Isono et al. Apr 1990
4922503 Leone May 1990
4933938 Sheehy Jun 1990
4942574 Zelle Jul 1990
4947390 Sheehy Aug 1990
4953157 Franklin et al. Aug 1990
4956839 Torii et al. Sep 1990
4958341 Hemmady et al. Sep 1990
4979100 Makris et al. Dec 1990
4993018 Hajikano et al. Feb 1991
5014192 Mansfield et al. May 1991
5021949 Morten et al. Jun 1991
5029164 Goldstein et al. Jul 1991
5060228 Tsutsui et al. Oct 1991
5067123 Hyodo et al. Nov 1991
5070498 Kakuma et al. Dec 1991
5072447 Perloff et al. Dec 1991
5083269 Syobatake et al. Jan 1992
5084867 Tachibana et al. Jan 1992
5084871 Carn et al. Jan 1992
5090011 Fukuta et al. Feb 1992
5090024 Vander Mey et al. Feb 1992
5093827 Franklin et al. Mar 1992
5093912 Dong et al. Mar 1992
5115429 Hluchyj et al. May 1992
5119369 Tanabe et al. Jun 1992
5119372 Verbeek Jun 1992
5128932 Li Jul 1992
5130975 Akata Jul 1992
5130982 Ash et al. Jul 1992
5132966 Hayano et al. Jul 1992
5146474 Nagler et al. Sep 1992
5146560 Goldberg et al. Sep 1992
5150358 Punj et al. Sep 1992
5151897 Suzuki Sep 1992
5157657 Potter et al. Oct 1992
5163045 Caram et al. Nov 1992
5163046 Hahne et al. Nov 1992
5179556 Turner Jan 1993
5179558 Thacker et al. Jan 1993
5185743 Murayama et al. Feb 1993
5191582 Upp Mar 1993
5191652 Dias et al. Mar 1993
5193151 Jain Mar 1993
5197067 Fujimoto et al. Mar 1993
5198808 Kudo Mar 1993
5199027 Barri Mar 1993
5239539 Uchida et al. Aug 1993
5253247 Hirose et al. Oct 1993
5253248 Dravida et al. Oct 1993
5255264 Cotton et al. Oct 1993
5255266 Watanabe et al. Oct 1993
5257311 Naito et al. Oct 1993
5258979 Oomuro et al. Nov 1993
5265088 Takigawa et al. Nov 1993
5267232 Katsube et al. Nov 1993
5268897 Komine et al. Dec 1993
5271010 Miyake et al. Dec 1993
5272697 Fraser et al. Dec 1993
5274641 Shobatake et al. Dec 1993
5274768 Traw et al. Dec 1993
5280469 Taniguchi et al. Jan 1994
5280470 Buhrke et al. Jan 1994
5282201 Frank et al. Jan 1994
5283788 Morita et al. Feb 1994
5285446 Yonehara Feb 1994
5287349 Hyodo et al. Feb 1994
5287535 Sakagawa et al. Feb 1994
5289462 Ahmadi et al. Feb 1994
5289463 Mobasser Feb 1994
5289470 Chang et al. Feb 1994
5291481 Doshi et al. Mar 1994
5291482 McHarg et al. Mar 1994
5295134 Yoshimura et al. Mar 1994
5301055 Bagchi et al. Apr 1994
5301184 Uriu et al. Apr 1994
5301190 Tsukuda et al. Apr 1994
5301193 Toyofuku et al. Apr 1994
5303232 Faulk, Jr. Apr 1994
5305311 Lyles Apr 1994
5309431 Tominaga et al. May 1994
5309438 Nakajima May 1994
5311586 Bogart et al. May 1994
5313454 Bustini et al. May 1994
5313458 Suzuki May 1994
5315586 Charvillat May 1994
5319638 Lin Jun 1994
5321695 Proctor et al. Jun 1994
5323389 Bitz et al. Jun 1994
5333131 Tanabe et al. Jul 1994
5333134 Ishibashi et al. Jul 1994
5335222 Kamoi et al. Aug 1994
5335325 Frank et al. Aug 1994
5339310 Taniguchi Aug 1994
5339317 Tanaka et al. Aug 1994
5339318 Tanaka et al. Aug 1994
5341366 Soumiya et al. Aug 1994
5341373 Ishibashi et al. Aug 1994
5341376 Yamashita Aug 1994
5341483 Frank et al. Aug 1994
5345229 Olnowich et al. Sep 1994
5345438 Ozaki Sep 1994
5350906 Brody et al. Sep 1994
5355372 Sengupta et al. Oct 1994
5357506 Sugawara Oct 1994
5357507 Hughes et al. Oct 1994
5357508 Le Boudec et al. Oct 1994
5357510 Norizuki et al. Oct 1994
5359600 Ueda et al. Oct 1994
5361251 Aihara et al. Nov 1994
5361372 Rege et al. Nov 1994
5363433 Isono Nov 1994
5363497 Baker et al. Nov 1994
5365514 Hershey et al. Nov 1994
5369570 Parad Nov 1994
5371893 Price et al. Dec 1994
5373504 Tanaka et al. Dec 1994
5375117 Morita et al. Dec 1994
5377262 Bales et al. Dec 1994
5377327 Jain et al. Dec 1994
5379297 Glover et al. Jan 1995
5379418 Shimazaki et al. Jan 1995
5390170 Sawant et al. Feb 1995
5390174 Jugel Feb 1995
5390175 Hiller et al. Feb 1995
5392280 Zheng Feb 1995
5392402 Robrock, II Feb 1995
5394396 Yoshimura et al. Feb 1995
5394397 Yanagi et al. Feb 1995
5398235 Tsuzuki et al. Mar 1995
5400337 Munter Mar 1995
5402415 Turner Mar 1995
5412648 Fan May 1995
5414703 Sakaue et al. May 1995
5418942 Krawchuk et al. May 1995
5420858 Marshall et al. May 1995
5420988 Elliott May 1995
5422879 Parsons et al. Jun 1995
5425021 Derby et al. Jun 1995
5425026 Mori Jun 1995
5426635 Mitra et al. Jun 1995
5432713 Takeo et al. Jul 1995
5432784 Ozveren Jul 1995
5432785 Ahmed et al. Jul 1995
5432908 Heddes et al. Jul 1995
5436886 McGill Jul 1995
5436893 Barnett Jul 1995
5440547 Easki et al. Aug 1995
5444702 Burnett et al. Aug 1995
5446733 Tsuruoka Aug 1995
5446737 Cidon et al. Aug 1995
5446738 Kim et al. Aug 1995
5448559 Hayter et al. Sep 1995
5448621 Knudsen Sep 1995
5450406 Esaki et al. Sep 1995
5452296 Shimizu Sep 1995
5454299 Thessin et al. Oct 1995
5455820 Yamada Oct 1995
5455825 Lauer et al. Oct 1995
5457687 Newman Oct 1995
5459743 Fukuda et al. Oct 1995
5461609 Pepper Oct 1995
5461611 Drake, Jr. et al. Oct 1995
5463620 Sriram Oct 1995
5463629 Ko Oct 1995
5463775 DeWitt et al. Oct 1995
5465331 Yang et al. Nov 1995
5465365 Winterbottom Nov 1995
5469003 Kean Nov 1995
5473608 Gagne et al. Dec 1995
5475679 Munter Dec 1995
5479401 Bitz et al. Dec 1995
5479402 Hata et al. Dec 1995
5483526 Ben-Nun et al. Jan 1996
5485453 Wahlman et al. Jan 1996
5485455 Dobbins et al. Jan 1996
5487063 Kakuma et al. Jan 1996
5488606 Kakuma et al. Jan 1996
5491691 Shtayer et al. Feb 1996
5491694 Oliver et al. Feb 1996
5493566 Ljungberg et al. Feb 1996
5497369 Wainwright Mar 1996
5499238 Shon Mar 1996
5504741 Yamanaka et al. Apr 1996
5504742 Kakuma et al. Apr 1996
5506834 Sekihata et al. Apr 1996
5506839 Hatta Apr 1996
5506956 Cohen Apr 1996
5509001 Tachibana et al. Apr 1996
5509007 Takashima et al. Apr 1996
5513134 Cooperman et al. Apr 1996
5513178 Tanaka Apr 1996
5513180 Miyake et al. Apr 1996
5515359 Zheng May 1996
5517495 Lund et al. May 1996
5519690 Suzuka et al. May 1996
5519700 Punj May 1996
5521905 Oda et al. May 1996
5521915 Dieudonne et al. May 1996
5521916 Choudhury et al. May 1996
5521917 Watanabe et al. May 1996
5521923 Willmann et al. May 1996
5523999 Takano et al. Jun 1996
5524113 Gaddis Jun 1996
5526344 Diaz et al. Jun 1996
5528588 Bennett et al. Jun 1996
5528590 Iidaka et al. Jun 1996
5528591 Lauer Jun 1996
5530695 Digne et al. Jun 1996
5533009 Chen Jul 1996
5533020 Byrn et al. Jul 1996
5535196 Aihara et al. Jul 1996
5535197 Cotton Jul 1996
5537394 Abe et al. Jul 1996
5541912 Choudhury et al. Jul 1996
5544168 Jeffrey et al. Aug 1996
5544169 Norizuki et al. Aug 1996
5544170 Kasahara Aug 1996
5546389 Wippenbeck et al. Aug 1996
5546391 Hochschild et al. Aug 1996
5546392 Boal et al. Aug 1996
5550821 Akiyoshi Aug 1996
5550823 Irie et al. Aug 1996
5553057 Nakayama Sep 1996
5553068 Aso et al. Sep 1996
5555243 Kakuma et al. Sep 1996
5555265 Kakuma et al. Sep 1996
5557607 Holden Sep 1996
5568479 Watanabe et al. Oct 1996
5570361 Norizuki et al. Oct 1996
5570362 Nishimura Oct 1996
5572522 Calamvokis et al. Nov 1996
5577032 Sone et al. Nov 1996
5577035 Hayter et al. Nov 1996
5583857 Soumiya et al. Dec 1996
5583858 Hanaoka Dec 1996
5583861 Holden Dec 1996
5590132 Ishibashi et al. Dec 1996
5602829 Nie et al. Feb 1997
5610913 Tomonaga et al. Mar 1997
5623405 Isono Apr 1997
5625846 Kobayakawa et al. Apr 1997
5633861 Hanson et al. May 1997
Foreign Referenced Citations (1)
Number Date Country
484943 Mar 1992 JPX
Non-Patent Literature Citations (17)
Entry
An Ascom Timeplex White Paper, Meeting Critical Requirements with Scalable Enterprise Networking Solutions Based on a Unified ATM Foundation, pp. 1-12, Apr. 1994--Apr. 1995?.
Douglas H. Hunt, ATM Traffic Management--Another Perspective, Business Communications Review, Jul. 1994.
Richard Bubenik et al., Leaf Initiated Join Extensions, Technical Committee, Signalling Subworking Group, ATM Forum/94-0325R1, Jul. 1, 1994.
Douglas H. Hunt et al., Flow Controlled Virtual Connections Proposal for ATM Traffic Management (Revision R2), Traffic Management Subworking Group, ATM Forum/94-0632R2, Aug. 1994.
Flavio Bonomi et al., The Rate-Based Flow Control Framework for the Available Bit Rate ATM Service, IEEE Network, Mar./Apr. 1995, pp. 25-39.
R. Jain, Myths About Congestion Management in High Speed Networks, Internetworking Research and Experience, vol. 3, 101-113 (1992).
Douglas H. Hunt et al., Credit-Based FCVC Proposal for ATM Traffic Management (Revision R1), ATM Forum Technical Committee Traffic Management Subworking Group, ATM Forum/94-0168R1, Apr. 28, 1994.
Douglas H. Hunt et al., Action Item Status for Credit-Based FCVC Proposal, ATM Forum Technical Committee Traffic Management Subworking Group, ATM Forum/94-0439, Apr. 28, 1994.
Timothy P. Donahue et al., Arguments in Favor of Continuing Phase 1 as the Initial ATM Forum P-NNI Routing Protocol Implementation, ATM Forum Technical Committee, ATM Forum/94-0460, Apr. 28, 1994.
Richard Bubenick et al., Leaf Initiated Join Extensions, Technical Committee, Signalling Subworking Group, ATM Forum/94-0325, Apr. 28, 1994.
Rob Coltun et al., PRP: A P-NNI Routing Protocol Proposal, ATM Forum Technical Committee, ATM Forum/94-0492, Apr. 28, 1994.
Richard Bubenik et al., Leaf Initiated Join Extensions, ATM Forum Technical Committee, Signalling Subworking Group, ATM Forum 94-0325, Apr. 28, 1994.
Richard Bubenik et al., Requirements For Phase 2 Signaling Protocol, ATM Forum Technical Committee, Signalling Subworking Group, ATM Forum 94-1078, Jan. 1, 1994.
H.T. Kung and K. Chang, Receiver-Oriented Adaptive Buffer Allocation in Credit-Based Flow Control for ATM Networks, Proceedings of INFOCOM '95, Apr. 2-6, 1995, pp. 1-14.
H.T. Kung et al., Credit-Based Flow Control for ATM Networks: Credit Update Protocol, Adaptive Credit Allocation, and Statistical Multiplexing, Proceedings of ACM SIGCOMM '94 Symposium on Communications Architectures, Protocols and Applications, Aug. 31-Sep. 2, 1994, pp. 1-14.
SITA, ATM RFP: C-Overall Technical Requirements, Sep. 1994.
Hosein F. Badran et al., Head of Line Arbitration in ATM Switches with Input-Output Buffering and Backpressure Control, Globecom, pp. 347-351, 1991.