Claims
- 1. Reference circuitry for providing a reference signal to either of two inputs of multiple differential amplifiers, said reference circuitry comprising:
- at least one reference memory cell in a circuit configured to provide a reference current;
- a first mirror circuit having an input and an output, said input of said first mirror circuit coupled to said reference current; and
- a second mirror circuit having an input and an output, said input of said second mirror circuit coupled to said output of said first mirror circuit, and said output of said second mirror circuit coupled to a switching means for switchably coupling said output of said second mirror circuit to either of said inputs of at least one of said multiple differential amplifiers.
- 2. The reference circuitry of claim 1, wherein at least one of said first and second mirror circuits comprises first and second transistors, each said transistor having a channel with a width-to-length ratio, and wherein the width-to-length ratio of said first transistor differs from the width-to-length ratio of said second transistor.
- 3. The reference circuitry of claim 1, said at least one reference memory cell further including a source-drain path, and said circuit further including a second reference memory cell having a source-drain path; wherein the source-drain path of said second reference memory cell is connected in parallel with the source-drain path of said at least one reference memory cell.
- 4. A method for providing a reference input to either of two inputs of one of multiple differential amplifiers, said method comprising:
- coupling a reference current from a configured reference circuit having at least one reference memory cell to an input of a first mirror circuit; and
- coupling an output of said first mirror circuit to an input of a second mirror circuit;
- by switching, coupling an output of said second mirror circuit to either of said two inputs of one of said multiple differential amplifiers.
- 5. The method of claim 4, wherein at least one of said first and second mirror circuits comprises first and second transistors, each said transistor having a channel with a width-to-length ratio, and wherein the width-to-length ratio of said first transistor differs from the width-to-length ratio of said second transistor.
- 6. The method of claim 4, said at least one reference memory cell further including a source-drain path, and said reference circuit further including a second reference memory cell having a source-drain path; wherein the source-drain path of said second reference memory cell is connected in parallel with the source-drain path of said at least one reference memory cell.
- 7. Reference circuitry for providing a reference signal to either of two inputs of multiple differential amplifiers, said reference circuitry comprising:
- reference memory cell means configured to provide a reference current;
- first mirror means having an input and an output, said input of said first mirror means coupled to said reference-cell means; and
- second mirror means having an input and an output, said input of said second mirror means coupled to said output of said first mirror means, said output of said second mirror means coupled to a switching means for switchably coupling said output of said second mirror means to either of said inputs of said multiple differential amplifiers.
- 8. The reference circuitry of claim 7, wherein at least one of said first and second mirror means further include means for forming a predetermined output-to-input current ratio.
Parent Case Info
This application is a continuation of application Ser. No. 08/308,022, filed Sep. 16, 1994 now abandoned.
US Referenced Citations (7)
Continuations (1)
|
Number |
Date |
Country |
Parent |
308022 |
Sep 1994 |
|