This application is a National Stage entry of International Application Number PCTGB03/02156, filed May 19, 2003. The disclosure of the prior application is hereby incorporated herein in its entirety by reference.
The present invention relates to a reference circuit, and particularly though not exclusively to a reference circuit suitable for providing a current.
Current reference circuits are fundamental building blocks of integrated circuits, and biasing for most integrated circuits can be traced back to an on-chip current reference circuit.
A conventional prior art current reference circuit [1] is shown in
therefor
The prior art circuit shown in
Alternative reference circuits based on replacing the resistor with active devices have been proposed [2][3][4], but these circuits are much more complicated and occupy substantial chip areas.
It is an object of the present invention to provide a reference circuit that overcomes or mitigates one or more of the above disadvantages.
According to the invention there is provided a reference circuit comprising first and second field effect transistors connected to form a first current mirror, and a third and fourth field effect transistors connected to form a second current mirror, wherein a property of the first transistor is mismatched relative to the second transistor such that the threshold voltage of the first transistor is significantly higher than the threshold voltage of the second transistor, and the drain current versus gate-source voltage responses of the first and second transistors have substantially different gradients for current levels at which the reference circuit is operated.
Suitably, the property of the first transistor is selected such that, for a particular voltage applied to the common gate of the first transistor and the second transistor, the second transistor operates substantially in its strong inversion saturation region whilst the first transistor operates substantially in its weak inversion saturation region.
Suitably, the mismatch is obtained by providing the first transistor with an oxide layer having a thickness which is greater than the oxide layer of the second transistor.
Suitably, the thickness of the oxide layer provided on the first transistor is at least twice the thickness of the oxide layer provided on the second transistor.
Suitably, the thickness of the oxide layer provided on the first transistor is at least 5 nanometers greater than the thickness of the oxide layer provided on the second transistor.
Suitably, the thickness of the oxide layer provided on the first transistor is at least 10 nanometers greater than the thickness of the oxide layer provided on the second transistor.
Suitably, the mismatch is obtained by providing more doping to the substrate of the first transistor than the substrate of the second transistor.
Suitably, the first transistor comprises a modified twin tub configuration, in which a well layer separating an upper tub layer and a substrate layer is omitted during fabrication such that the upper tub layer is located directly on the substrate layer, the upper tub layer thereby providing a substrate layer having increased doping.
Suitably, the third and fourth transistors are matched such that either side of the second current mirror is constrained to draw substantially the same current, the circuit having a stable operating point where the drain current versus gate-source voltages of the first and second transistors intersect.
Suitably, the third and fourth transistors are not matched, so that one side of the second current mirror is constrained to draw more current than the other side.
Suitably, the third and fourth transistors are field effect transistors, and the width of the channel of one of the transistors is selected to be different to the width of the channel of the other transistor so that that side of the current mirror is constrained to draw a current which is a ratio of the current on the other side.
Suitably, the third and fourth transistors are field effect transistors, and the length of the channel of one of the transistors is selected to be different to the length of the channel of the other transistor so that that side of the current mirror is constrained to draw a current which is a ratio of the current on the other side.
Suitably, the third and fourth transistors are bipolar transistors.
Suitably, the length of the first transistor is selected to be different to the length of the second transistor.
Suitably, the width of the first transistor is selected to be different to the width of the second transistor.
Suitably, a reference voltage is obtained from the common gate of the third and fourth transistors.
Suitably, a copy of the reference current is obtained by connecting a FET to the common gate of the third and the fourth transistor.
Suitably, the first and second transistors are p-channel field effect transistors, and the third and fourth transistors are n-channel field effect transistors.
A specific embodiment of the invention will now be described by way of example only, with reference to the accompanying figures in which:
Referring to
In a conventional arrangement the field effect transistors M1 and M2 would be of different width and have a resistor in series with M1 such that, for a given gate voltage, the current provided from the drain of each of the transistors is equal. However, in the circuit shown in
In operation, M2 is turned on first and enters the square law saturation region (i.e. the rate of increase of current with respect to gate source voltage is quadratic). M1 is weakly turned on at a higher voltage, and operates in the weak inversion region (i.e. the rate of increase of current with respect to gate source voltage is exponential). Since M1 is turned on at a higher voltage than M2, and provides current which increases with a steeper gradient, it follows that there is a value of gate voltage for which both M1 and M2 provide the same output current. This is the stable operating point of the circuit, given that the gain of the current mirror comprising of M3 and M4 is unity.
It will be understood that the output current of the reference circuit is stable, under stable ambient conditions. If the ambient conditions, e.g. the temperature varies, then the output current of the reference circuit may vary accordingly. This property may be used to provide a reference current which tracks changes in ambient conditions.
M1 enters the weak inversion region at a gate source voltage of around 1.6V, and remains in the weak inversion region over the range of currents represented in
The currents provided by M1 and M2 intersect at a value of approximately 3.21 μA for a gate source voltage of approximately 2.25V. This intersection provides a current which satisfies the operating requirements of the current mirror formed by n-channel transistors M3 and M4, i.e. that the current provided by each side of the circuit is equal. The intersection is a stable operating point for the circuit, and the circuit will consequently generate a fixed current of approximately 3.2 μA which is independent of the voltage Vdd at the bias rail.
The currents provided by M1 and M2 will not intersect at higher values, since the gradient of M1 will never be less than the gradient of M2 (M1 will eventually enter the square law saturation region). This means that the circuit has no stable operating points at higher currents. The currents provided by M1 and M2 will converge at zero gate-source voltage and zero current, therefore this could be considered to be a stable operating point of the circuit. The circuit will leave the zero current operating point given a sufficient voltage at Vdd and an initial startup charge at the gates of M3 and M4 and move to the stable intended operating point which generates the approximately 3.2 μA current, in this particular case. Leakage currents can sometime be sufficient to start-up the circuit.
Different current settings for the circuit may be achieved by scaling the response of M1 and M2 with respect to each other. For example, by providing M1 with a thicker oxide layer, the voltage at which M1 is weakly turned on will increase, and the current provided by the stable operating point will increase.
The quadratic behaviour of a field effect transistor operating in the square law saturation region is determined by the following:
where Id is the drain current, μh is the mobility of holes, Cox is the capacitance per unit area of the gate, W is the width of the channel, L is the length of the channel, Vgs is the gate/source voltage and VT is the threshold voltage.
The exponential behaviour of a field effect transistor operating in the weak inversion region is determined by the following:
where Id is the drain current, Ik is a constant, W is the width of the channel, L is the length of the channel, n is a constant, Vgs is the gate/source voltage and VT is the threshold voltage.
From the above it is clear that different current settings for the circuit may be achieved by modifying the channel width and/or the channel length of the transistors, and in particular by selecting the ratio of width to length. For example, referring to
The modification of the width or length need not be confined to the p-channel transistors M1 and M2, but may instead be used to adjust the properties of the n-channel transistors M3 and M4. For example, instead of matching M3 and M4, the channel width of M3 could be double of M4. This would constrain the circuit to provide twice as much current on the left hand side as on the right hand side. The stable operating point of the circuit would then be at approximately 2.13 volts as indicated by the vertical line A in
One suitable combination of channel widths and channel lengths is as follows:
Since M3 and M4 are matched, the stable operating point of the circuit is the point at which M1 and M2 provide the same current. The large channel width of M1 compared to M2 is necessary since the threshold voltage of M1 is much higher than that of M2.
The circuit may be used to generate a reference current via a copy of the drain current of M3 by connecting yet another matched device to the common gate of M1 and M2. Alternatively, the gate voltage of M1 and M2, can be used as a reference voltage.
In the described embodiment of the invention the transistors are field effect transistors. It will be appreciated that any suitable field effect transistors may be used. M1 and M2 could be bipolar transistors, for example where biCMOS is used.
The invention may be implemented as a single semiconductor chip, making it particularly suited to biomedical applications.
In the above mentioned semiconductor technology process, the chip has a standard feature size of 0.8 μm, and the low voltage field effect transistors provided on the chip has a typical standard gate oxide layer of around 17 nm. Where the invention is used, the mid-gate oxide layer of transistor M1 is approximately 50 nm. Some semiconductor manufacturers already provide transistors with oxide layers of similar this thickness, for use in high voltage processors (high voltage typically means around 20–30V rather than a normal voltage of around 5.5V). It would be possible therefore to manufacture a chip which incorporates the invention using existing techniques.
For a semiconductor chip having a standard feature size of 0.25 μm, the field effect transistors provided on the chip will have an oxide layer of around 5 or 6 nm. Where the invention is used, the oxide layer of transistor M1 could be approximately 13 nm. Again, a chip that incorporates the invention could be manufactured using existing manufacturing processes that support two different voltages e.g. 3V and 5V devices.
An alternative, or additional, means of modifying the threshold voltage of transistor M1 is by modifying the doping of the substrate. An increase of the doping of the substrate will cause a corresponding increase of the threshold voltage required to invert the channel of the transistor.
One manner in which the substrate doping may be increased in a silicon chip is by modifying a conventional twin tub field effect transistor configuration. A prior art twin tub FET is shown in
The invention may be implemented by omitting the n-well 15 during fabrication of the FET, so that the p-well layer lies directly over the p-substrate layer. The effect of doing this will be to provide a conventionally configured FET having a substrate layer which is more strongly doped than the substrate layers of other FET's provided on the chip. The threshold of the FET is increased by the higher doping of the p-substrate.
Use of technologies with two different gate oxide thickness is preferred over modification of the doping because the oxide thickness is better controlled and supplied device models are more accurate.
Where different gate oxide thickness devices are used to implement the invention, the thicknesses should be carefully controlled in order to ensure that the invention functions correctly. The thickness of the oxide layer provides separation of the current versus gate source voltage curves as shown in
It will be appreciated by those skilled in the art that the circuit shown in
Number | Date | Country | Kind |
---|---|---|---|
0211564.0 | May 2002 | GB | national |
Filing Document | Filing Date | Country | Kind | 371c Date |
---|---|---|---|---|
PCT/GB03/02156 | 5/19/2003 | WO | 00 | 7/14/2005 |
Publishing Document | Publishing Date | Country | Kind |
---|---|---|---|
WO03/098368 | 11/27/2003 | WO | A |
Number | Name | Date | Kind |
---|---|---|---|
4300091 | Schade et al. | Nov 1981 | A |
4777019 | Dandekar | Oct 1988 | A |
5103159 | Breugnot et al. | Apr 1992 | A |
5466348 | Holm-Kennedy | Nov 1995 | A |
5632957 | Heller et al. | May 1997 | A |
5635869 | Ferraiolo et al. | Jun 1997 | A |
5644216 | Lopez et al. | Jul 1997 | A |
5793248 | Lee et al. | Aug 1998 | A |
5827482 | Shieh et al. | Oct 1998 | A |
5939933 | Wang | Aug 1999 | A |
6015714 | Baldarelli et al. | Jan 2000 | A |
6060327 | Keen | May 2000 | A |
6096610 | Alavi et al. | Aug 2000 | A |
6333662 | Umezawa et al. | Dec 2001 | B1 |
6413792 | Sauer et al. | Jul 2002 | B1 |
6953958 | Baxter et al. | Oct 2005 | B2 |
20010020844 | Andoh et al. | Sep 2001 | A1 |
20030186262 | Cailloux | Oct 2003 | A1 |
20040262636 | Yang et al. | Dec 2004 | A1 |
20050032075 | Yaku et al. | Feb 2005 | A1 |
20050062093 | Sawada et al. | Mar 2005 | A1 |
Number | Date | Country |
---|---|---|
0 483 537 | Oct 1991 | EP |
0 992 871 | Apr 2000 | EP |
2 732 129 | Mar 1995 | FR |
Number | Date | Country | |
---|---|---|---|
20060033557 A1 | Feb 2006 | US |