The present disclosure relates to reference voltage circuits and electronic apparatuses. To be more specific, the present invention relates to a reference voltage circuit suitable for use in, for example, an ultra-low power consumption circuit system, and an electronic apparatus provided with such a reference voltage circuit.
For element circuits that constitute apparatuses driven by coin batteries for a long time, and element circuits that constitute ultra-low power consumption apparatuses powered by energy harvesting that uses energy that is dissipated such as heat and vibration, low power consumption of a nanowatt class is required.
There is a reference voltage circuit (VREF circuit) as one of the element circuits included in all devices.
There are several types of reference voltage circuits. In recent years, a reference voltage circuit that achieves low power consumption by operating MOSFETs in a subthreshold region has been proposed (see, for example, NPL 1).
The voltage VBE is the base-emitter voltage of the bipolar transistor Q, and corresponds to the CTAT voltage having a negative temperature coefficient as described later. The PTAT voltage having a positive temperature coefficient is generated by connecting the gate voltage differences of the MOSFETs in multiple stages, and the output voltage VREF1 is expressed by the following equation (1). Here, the reference sign η is a coefficient called the slope factor of the MOSFET and represents the device characteristics, the reference sign kB is the Boltzmann constant, the reference sign q is the elementary charge, and the reference signs W2j and L2j represent the gate width and the gate length of a transistor M2j. Similarly, the reference signs W2j-1 and L2j-1 also represent the gate width and the gate length. An example illustrated in
[NPL 1]
When attention is paid to the second term of the above equation (1), it is understood that the gate voltage difference of the MOSFET depends on the slope factor η. The slope factor η is a value that characterizes the relationship between the gate voltage and the drain current in the subthreshold region of the MOSFET and is expressed by the formula η=(Cox+Cdep)/Cox when the gate oxide film capacitance is represented by the reference sign Cox and the depletion layer capacitance is represented by the reference sign Cdep. Therefore, basically, the slope factor η is a value that depends on the semiconductor manufacturing process.
If there is a difference between the simulation model and the actual device, there will be a difference between the design temperature characteristics determined by a simulation and the temperature characteristics of the circuit constructed using the actual device. Measures such as adjusting the characteristics by repeating trial manufacture and evaluation can be taken, but for example, it is necessary to adjust the characteristics each time in the case of manufacturing by using other manufacturing facilities, which makes process portability difficult. Therefore, it is conceivable to add a function capable of adjusting the temperature characteristics to the circuit itself.
In order to adjust the temperature characteristics, for example, a method of adjusting the coefficient βPTAT and the coefficient βCTAT in
Therefore, an object of the present disclosure is to provide a reference voltage circuit capable of satisfactorily adjusting the temperature characteristics, and an electronic apparatus provided with such a reference voltage circuit.
A reference voltage circuit of the present disclosure for achieving the above object includes
a PTAT voltage generation circuit that generates a voltage with a positive temperature coefficient,
a CTAT voltage generation circuit that generates a voltage with a negative temperature coefficient, and
a temperature characteristic adjustment circuit that generates a voltage to adjust a temperature characteristic, in which
the reference voltage circuit outputs a reference voltage formed by calculation from the output of the PTAT voltage generation circuit, the output of the CTAT voltage generation circuit, and the output of the temperature characteristic adjustment circuit.
An electronic apparatus of the present disclosure for achieving the above object is provided with a reference voltage circuit including
a PTAT voltage generation circuit that generates a voltage with a positive temperature coefficient,
a CTAT voltage generation circuit that generates a voltage with a negative temperature coefficient, and
a temperature characteristic adjustment circuit that generates a voltage to adjust a temperature characteristic, and
the reference voltage circuit outputs a reference voltage formed by calculation from the output of the PTAT voltage generation circuit, the output of the CTAT voltage generation circuit, and the output of the temperature characteristic adjustment circuit.
The present disclosure will be described below on the basis of embodiments with reference to the drawings. The present disclosure is not limited to the embodiments, and various numerical values and materials in the embodiments are examples. In the following description, the same reference signs will be used for the same elements or elements having the same function, and duplicate description will be omitted. Incidentally, the description will be given in the following order.
1. Description of reference voltage circuit, and electronic apparatus, in general related to present disclosure
2. First Embodiment
3. Others
In the reference voltage circuit according to the present disclosure, or the reference voltage circuit used in the electronic apparatus according to the present disclosure (hereinafter, these may be simply referred to as “reference voltage circuit of the present disclosure”), the mode can be applied in which the temperature characteristic adjustment circuit is configured so that the voltage difference between the input side and the output side becomes the gate voltage difference of a pair of MOSFETs, and the current density ratio of the drain currents in one MOSFET arranged on the input side and the other MOSFET arranged on the output side is adjustable.
In this case, a configuration can be applied in which a plurality of MOSFETs that can be selected as one MOSFET and/or a plurality of MOSFETs that can be selected as the other MOSFET are arranged. Note that, from the viewpoint of increasing the degree of freedom of adjustment, it is preferable for each of the one MOSFET and the other MOSFET to have a configuration in which a plurality of selectable MOSFETs is arranged.
In this case, the plurality of MOSFETs can be arranged in parallel. Then, a plurality of MOSFETs having the same W/L ratio may also be arranged. In this case, for example, it is sufficient if the number of MOSFETs to be selected is adjusted. The MOSFETs can be selected, for example, by trimming a semiconductor element on which a reference voltage circuit is formed.
Alternatively, a plurality of MOSFETs having different W/L ratios can also be arranged. In this case, it is sufficient if a MOSFET having a desired W/L ratio is selected alone, or a plurality of MOSFETs may be selected so that the W/L ratio of the MOSFET group becomes a desired value.
Alternatively, a plurality of MOSFETs may also be arranged in series. Also in this case, a plurality of MOSFETs having the same W/L ratio may be arranged, or a plurality of MOSFETs having different W/L ratios may also be arranged.
In the reference voltage circuit of the present disclosure including the various preferable configurations described above, the MOSFET of the temperature characteristic adjustment circuit can be configured to operate in the subthreshold region.
The mode can be applied in which the reference voltage circuit of the present disclosure having the various preferable configurations described above includes a current mirror circuit for passing a drain current through each of the paired MOSFETs, and the current mirror circuit is configured so that the mirror ratio is adjustable. In this case, the current mirror circuit may be configured such that a plurality of MOSFETs that can be selected as MOSFETs that pass the mirror current is arranged.
In the reference voltage circuit of the present disclosure including the various preferable configurations described above, the mode can be applied in which the PTAT voltage generation circuit is configured by connecting structures each for extracting the gate voltage difference between two paired MOSFETs in multiple stages. In this case, the MOSFETs of the PTAT voltage generation circuit can be configured to operate in the subthreshold region.
In the reference voltage circuit of the present disclosure including the various preferred configurations described above, the mode can be applied in which the CTAT voltage generation circuit is configured to output the base-emitter voltage of a bipolar transistor.
The reference voltage circuit of the present disclosure is suitable for use in portable electronic apparatuses and the like. As a suitable IC using the reference voltage circuit of the present disclosure, 1. reset IC, 2. power-saving real-time clock IC, and 3. power supply IC can be exemplified.
The satisfaction of the various conditions illustrated in the present specification includes not only cases of being strictly satisfied but also cases of being substantially satisfied. The presence of various design or manufacturing variations is acceptable.
The first embodiment relates to a reference voltage circuit according to the present disclosure.
The reference voltage circuit 1 according to the first embodiment includes
a PTAT voltage generation circuit 20 that generates a voltage with a positive temperature coefficient,
a CTAT voltage generation circuit 10 that generates a voltage with a negative temperature coefficient,
a temperature characteristic adjustment circuit 30 that generates a voltage for adjusting a temperature characteristic.
Then, the reference voltage formed by calculation from the output of the PTAT voltage generation circuit 20, the output of the CTAT voltage generation circuit 10, and the output of the temperature characteristic adjustment circuit 30 is output. To be more specific, a reference voltage obtained by adding the voltage generated by the PTAT voltage generation circuit 20, the voltage generated by the CTAT voltage generation circuit 10, and the voltage generated by the temperature characteristic adjustment circuit 30 is output. The reference voltage circuit 1 basically has a configuration in which a voltage generated for temperature characteristic adjustment is added to the output voltage of the reference voltage circuit 1 illustrated in
A specific configuration example of the reference voltage circuit 1 will be described. The CTAT voltage generation circuit 10 includes a circuit in which the base and the collector of the PNP transistor Q are grounded. The transistor Q is configured so that a mirror current flows from the transistor MP, and the base-emitter voltage VBE is a CTAT voltage (VCTAT) having a negative temperature coefficient.
The PTAT voltage generation circuit 20 has a configuration similar to the PTAT voltage generation circuit 20 in the reference voltage circuit 9 illustrated in
Subsequently, the temperature characteristic adjustment circuit 30 will be described.
The temperature characteristic adjustment circuit 30 is configured such that the voltage difference between the input side and the output side becomes the gate voltage difference between a pair of MOSFETs. The MOSFET of the temperature characteristic adjustment circuit is configured to operate in the subthreshold region. Then, the current density ratio of the drain currents in one MOSFET arranged on the input side and the other MOSFET arranged on the output side is adjustable.
The W/L ratio of the input side MOSFET (represented by the reference sign T1) of the two MOSFETs is represented by W1/L1, and the flowing drain current is represented by the reference sign I1. Further, the W/L ratio of the MOSFET on the output side (represented by the reference sign T2) is represented by W2/L2, and the flowing drain current is represented by the reference sign I2.
The source sides of two MOSFETs (T1, T2) are connected to each other, and the sum of the source currents of the two MOSFETs (T1, T2) is I1+I2. At this time, the gate voltage difference ΔVGS between the two MOSFETs (T1, T2) is represented by the following equation (2).
Here, in the case where the current densities of the two MOSFETs (T1, T2) are equal, in other words, in the case where the following equation (3) holds, the gate voltage difference ΔVGS is zero volt.
Near the condition of the above-mentioned equation (3), the argument of the logarithmic function indicated in the above-mentioned equation (2) is approximately 1. Accordingly, the rate of change of the gate voltage difference with respect to the change of the current density ratio is expressed by the following equation (4).
Here, for example, assuming that the slope factor η=1.5 and the temperature T=300 K, the right side of the equation (4) is expressed as the following equation (5).
In this way, the temperature characteristic adjustment circuit 30 can generate a voltage (VCOMP, illustrated in
A temperature characteristic adjustment circuit 30A is configured to adjust the W/L ratios (M:N) of the MOSFETs (T1, T2) by using the drain currents of the two paired MOSFETs (T1, T2) as the same currents. The temperature characteristic adjustment circuit 30A includes a current mirror circuit for passing a drain current through each of the paired MOSFETs. A transistor T3 and a transistor T4 constituting the current mirror circuit have the same W/L ratio.
Hereinafter, various configuration examples will be described in detail with reference to the drawings.
In a temperature characteristic adjustment circuit 30A1, a plurality of MOSFETs that can be selected as one MOSFET and a plurality of MOSFETs that can be selected as the other MOSFET are arranged. To be more specific, the plurality of MOSFETs is arranged in parallel. Transistors T1_1 to T1_J are provided to be selectable as one MOSFET on the input side. Further, transistors T2_1 to T2_K are provided to be selectable as the other MOSFET on the output side.
In this configuration, MOSFETs having the same W/L ratio can be arranged as the transistors T1_1 to T1_J and the transistors T2_1 to T2_K. In this case, for example, it is sufficient if the number of MOSFETs to be selected is adjusted. The MOSFETs can be selected, for example, by trimming the semiconductor element on which the reference voltage circuit 1 is formed.
Alternatively, in this configuration, MOSFETs having different W/L ratios may also be arranged as the transistors T1_1 to T1_J or the transistors T2_1 to T2_K. In this case, it is sufficient if a MOSFET having a desired W/L ratio is selected alone, or a plurality of MOSFETs is selected so that the W/L ratio as the MOSFET group becomes a desired value.
It should be noted that in the temperature characteristic adjustment circuit 30A1, it has been assumed that a plurality of MOSFETs that can be selected as one MOSFET and a plurality of MOSFETs that can be selected as the other MOSFET are arranged, but a configuration in which a plurality of MOSFETs is arranged for only one of these can also be used. In this case, although the degree of freedom of adjustment is reduced, the number of elements can be reduced, so that the occupancy area of the circuit can be reduced.
Also in a temperature characteristic adjustment circuit 30A2, a plurality of MOSFETs that can be selected as one MOSFET and a plurality of MOSFETs that can be selected as the other MOSFET are arranged. Note that the plurality of MOSFETs is arranged in series. The transistors T1_1 to T1_J are provided to be selectable as one MOSFET on the input side. Further, the transistors T2_1 to T2_K are provided to be selectable as the other MOSFET on the output side.
In this configuration, adjustment can be made depending on whether the source/drain regions of the transistors T1_2 to T1_J or the transistors T2_2 to T2_K are short-circuited. Also in this case, a plurality of MOSFETs having the same W/L ratio may be arranged, or a plurality of MOSFETs having different W/L ratios may be arranged.
The first example of the temperature characteristic adjustment circuit has been described above. Subsequently, a second example of the temperature characteristic adjustment circuit will be described.
A temperature characteristic adjustment circuit 30B of the second example is configured so that the W/L ratios of the two paired MOSFETs (T1, T2) are the same (1:1), and the ratio of the flowing drain current is adjusted. The drain current ratio is adjusted by changing the mirror ratio (M:N) of the current mirror circuit having the transistors T3 and T4.
In a temperature characteristic adjustment circuit 30B1, a plurality of MOSFETs (reference signs T3_1 to T3_J and reference signs T4_1 to T4_K) that can be selected as MOSFETs that pass the mirror current are arranged in the current mirror circuit. The ratio of the drain currents flowing through the transistor T1 and the transistor T2 can be adjusted by appropriately selecting MOSFETs. Also in this case, a plurality of MOSFETs having the same W/L ratio may be arranged, or a plurality of MOSFETs having different W/L ratios may be arranged. The MOSFETs can be selected, for example, by trimming the semiconductor element on which the reference voltage circuit 1 is formed.
Although the embodiments of the present disclosure have been specifically described above, the present invention is not limited to the above-described embodiments of the present disclosure, and various modifications based on the technical idea of the present invention can be applied.
The reference voltage circuit of the present disclosure described above includes a PTAT voltage generation circuit that generates a voltage having a positive temperature coefficient, a CTAT voltage generation circuit that generates a voltage having a negative temperature coefficient, and a temperature characteristic adjustment circuit for generating a voltage for adjusting the temperature characteristics, and outputs a reference voltage formed by calculation from the output of the PTAT voltage generation circuit, the output of the CTAT voltage generation circuit, and the output of the temperature characteristic adjustment circuit. By using the temperature characteristic adjustment circuit, a wide adjustment range can be set, which can make fine adjustment.
It should be noted that the technology of the present disclosure can also have the following configurations.
[A1]
A reference voltage circuit including:
a PTAT voltage generation circuit that generates a voltage with a positive temperature coefficient;
a CTAT voltage generation circuit that generates a voltage with a negative temperature coefficient; and
a temperature characteristic adjustment circuit that generates a voltage to adjust a temperature characteristic, in which
the reference voltage circuit outputs a reference voltage formed by calculation from the output of the PTAT voltage generation circuit, the output of the CTAT voltage generation circuit, and the output of the temperature characteristic adjustment circuit.
[A2]
The reference voltage circuit described in the above item [A1] in which
the temperature characteristic adjustment circuit is configured such that a voltage difference between an input side and an output side of the temperature characteristic adjustment circuit is a gate voltage difference between paired MOSFETs, and
a current density ratio of drain currents in one MOSFET arranged on the input side and the other MOSFET arranged on the output side is adjustable.
[A3]
The reference voltage circuit described in the above item [A2], in which
a plurality of MOSFETs capable of being selected as the one MOSFET or a plurality of MOSFETs capable of being selected as the other MOSFET, or a plurality of MOSFETs capable of being selected as the one MOSFET and a plurality of MOSFETs capable of being selected as the other MOSFET are arranged.
[A4]
The reference voltage circuit described in the above item [A3], in which
the plurality of MOSFETs is arranged in parallel.
[A5]
The reference voltage circuit described in the above item [A4], in which
the plurality of MOSFETs with the same W/L ratio is arranged.
[A6]
The reference voltage circuit described in the above item [A5], in which
the plurality of MOSFETs with different W/L ratios is arranged.
[A7]
The reference voltage circuit described in the above item [A4], in which
the plurality of MOSFETs is arranged in series.
[A8]
The reference voltage circuit described in the above item [A7], in which
the plurality of MOSFETs with the same W/L ratio is arranged.
[A9]
The reference voltage circuit described in the above item [A7], in which
the plurality of MOSFETs with different W/L ratios is arranged.
[A10]
The reference voltage circuit described in the above items [A2] to [A9], in which
the plurality of MOSFETs of the temperature characteristic adjustment circuit operates in a subthreshold region.
[A11]
The reference voltage circuit described in the above item [A2], in which
the temperature characteristic adjustment circuit includes a current mirror circuit for passing a drain current through each of the paired MOSFETs, and
the current mirror circuit is configured so that the mirror ratio capable of being adjusted.
[A12]
The reference voltage circuit described in the above item [A11], in which
a plurality of MOSFETs capable of being selected as a MOSFET that passes a mirror current is arranged in the current mirror circuit.
[A13]
The reference voltage circuit described in any one of the above items [A1] to [A12], in which
the PTAT voltage generation circuit is configured by connecting structures each for extracting the gate voltage difference between two paired MOSFETs in multiple stages.
[A14]
The reference voltage circuit described in the above item [A13], in which
the two paired MOSFETs of the PTAT voltage generation circuit operate in a subthreshold region.
[A15]
The reference voltage circuit described in any one of the above items [A1] to [A14], in which
the CTAT voltage generation circuit is configured to output a base-emitter voltage of a bipolar transistor.
[B1]
An electronic apparatus including:
a reference voltage circuit including
the reference voltage circuit outputs a reference voltage formed by calculation from an output of the PTAT voltage generation circuit, an output of the CTAT voltage generation circuit, and the output of an temperature characteristic adjustment circuit.
[B2]
The electronic apparatus described in the above item [B1], in which
the temperature characteristic adjustment circuit is configured such that a voltage difference between an input side and an output side of the temperature characteristic adjustment circuit is a gate voltage difference between paired MOSFETs, and
a current density ratio of drain currents in one MOSFET arranged on the input side and the other MOSFET arranged on the output side is adjustable.
[B3]
The electronic apparatus described in the above item [B2], in which
a plurality of MOSFETs capable of being selected as the one MOSFET or a plurality of MOSFETs capable of being selected as the other MOSFET, or a plurality of MOSFETs capable of being selected as the one MOSFET and a plurality of MOSFETs capable of being selected as the other MOSFET are arranged.
[B4]
The electronic apparatus described in the above item [B3], in which
the plurality of MOSFETs is arranged in parallel.
[B5]
The electronic apparatus described in the above item [B4], in which
the plurality of MOSFETs with the same W/L ratio is arranged.
[B6]
The electronic apparatus described in the above item [B5], in which
the plurality of MOSFETs with different W/L ratios is arranged.
[B7]
The electronic apparatus described in the above item [B4], in which
the plurality of MOSFETs is arranged in series.
[B8]
The electronic apparatus described in the above item [B7], in which
the plurality of MOSFETs with the same W/L ratio is arranged.
[B9]
The electronic apparatus described in the above item [B7], in which
the plurality of MOSFETs with different W/L ratios is arranged.
[B10]
The electronic apparatus described in the above items [B2] to [B9], in which
the plurality of MOSFETs of the temperature characteristic adjustment circuit operates in a subthreshold region.
[B11]
The electronic apparatus described in the above item [B2], in which
the temperature characteristic adjustment circuit includes a current mirror circuit for passing a drain current through each of the paired MOSFETs, and
the current mirror circuit is configured so that the mirror ratio capable of being adjusted.
[B12]
The electronic apparatus described in the above item [B11], in which
a plurality of MOSFETs capable of being selected as a MOSFET that passes a mirror current is arranged in the current mirror circuit.
[B13]
The electronic apparatus described in any one of the above items [B1] to [B12], in which
the PTAT voltage generation circuit is configured by connecting structures each for extracting the gate voltage difference between two paired MOSFETs in multiple stages.
[B14]
The electronic apparatus described in the above item [B13], in which
the two paired MOSFETs of the PTAT voltage generation circuit operate in a subthreshold region.
[B15]
The electronic apparatus described in any one of the above items [B1] to [B14], in which
the CTAT voltage generation circuit is configured to output a base-emitter voltage of a bipolar transistor.
1, 1A, 9, 9A . . . Reference voltage circuit, 10 . . . CTAT voltage generation circuit, 20 . . . PTAT voltage generation circuit, 30, 30A, 30A1, 30A2, 30B, 30B1 . . . Temperature characteristic adjustment circuit, Q . . . PNP bipolar transistor, M1 to M10, M1 to M2J . . . MOSFET group constituting PTAT voltage generation circuit, MP . . . MOSFET that carries mirror current, MN . . . MOSFET that acts as load resistor, T1, T1_1 to T1_J . . . One MOSFET located on input side of temperature characteristic adjustment circuit, T2, T2_i to T2_K . . . Other MOSFET located on output side of temperature characteristic adjustment circuit, T3, T3_1 to T3_J, T4, T4_1 to T4_K . . . MOSFETs that constitute current mirror circuit of temperature characteristic adjustment circuit
Number | Date | Country | Kind |
---|---|---|---|
JP2018-157158 | Aug 2018 | JP | national |
Filing Document | Filing Date | Country | Kind |
---|---|---|---|
PCT/JP2019/031619 | 8/9/2019 | WO |
Publishing Document | Publishing Date | Country | Kind |
---|---|---|---|
WO2020/039978 | 2/27/2020 | WO | A |
Number | Name | Date | Kind |
---|---|---|---|
20030197552 | Watanabe | Oct 2003 | A1 |
20070152740 | Georgescu et al. | Jul 2007 | A1 |
20150177771 | Marinca | Jun 2015 | A1 |
20190025868 | Segarra | Jan 2019 | A1 |
20200073430 | Panja | Mar 2020 | A1 |
20200218302 | Brule | Jul 2020 | A1 |
20200233445 | Mouret | Jul 2020 | A1 |
Number | Date | Country |
---|---|---|
102081423 | Jun 2011 | CN |
103026311 | Apr 2013 | CN |
107608441 | Jan 2018 | CN |
07-193442 | Jul 1995 | JP |
2003-283258 | Oct 2003 | JP |
2009-522661 | Jun 2009 | JP |
2017-126280 | Jul 2017 | JP |
Entry |
---|
Hirose et al., “A CMOS Bandgap and Sub-Bandgap Voltage Reference Circuits for Nanowatt Power LSIs”, Feb. 2011, IEEE Asian Solid-state Circuits Conference, pp. 77-88 (Year: 2011). |
International Search Report (PCT/ISA/210), International Application No. PCT/JP2019/031619, dated Aug. 26, 2019. |
Notification of Transmittal of the International Search Report and the Written Opinion of the International Searching Authority, or the Declaration (PCT/ISA/220), International Application No. PCT/JP2019/031619, dated Sep. 10, 2019. |
Tetsuya Hirose et al., “A CMOS Bandgap and Sub-Bandgap Voltage Reference Circuits for Nanowatt Power LSIs,” IEEE Asian Solid-state Circuits Conference, pp. 77-80, Nov. 2010. |
Number | Date | Country | |
---|---|---|---|
20210294366 A1 | Sep 2021 | US |