Claims
- 1. A reference voltage generator, comprising
- a first transistor coupled between a first voltage source and a first bitline and configured to be gated by a second voltage source; and
- a second transistor coupled between the first bitline and the second voltage source and configured to be gated by a third voltage source.
- 2. The reference voltage generator of claim 1, wherein the first transistor is a PMOS transistor.
- 3. The reference voltage generator of claim 2, wherein the second transistor is a NMOS transistor.
- 4. The reference voltage generator of claim 3, wherein the second voltage source is provided by a virtual ground driver.
- 5. The reference voltage generator of claim 4, wherein the third voltage source is provided on a second bitline.
- 6. The reference voltage generator of claim 5, wherein the second transistor is further coupled to a first bitline load transistor.
- 7. The reference voltage generator of claim 6, wherein the second transistor is further coupled to a ROM cell coupled to the second bitline and the virtual ground driver.
- 8. The reference voltage generator of claim 7, wherein the ROM cell is further coupled to a RAM cell through the second bitline.
- 9. The reference voltage generator of claim 8, wherein the RAM cell is further coupled to a second ROM cell through the first bitline.
- 10. A memory comprising the reference voltage generator of claim 1 and a second reference voltage generator complementary thereto.
- 11. A memory as in claim 10 further comprising a RAM cell and a ROM cell coupled to the first bitline.
- 12. A memory device, comprising:
- a random access memory (RAM) cell coupled between a pair of bitlines, the bitlines providing input paths to a sense amplifier within the memory device;
- a pair of read only memory (ROM ) cells, each of the ROM cells being coupled to a respective one of the bitlines; and
- a reference voltage generator having inputs and outputs, wherein a first of the inputs is coupled to receive a first sense amplifier input voltage; and a first of the outputs is coupled to provide a second sense amplifier input voltage differing from the first sense amplifier input voltage.
- 13. The memory device of claim 12, wherein the first of the inputs of the reference voltage generator is coupled to receive the first sense amplifier input voltage from a first one of the bitlines; and the first of the outputs of the reference voltage generator is coupled to provide the second sense amplifier input voltage to a second one of the bitlines.
- 14. The memory device of claim 12, wherein the second sense amplifier input voltage increases as the first sense amplifier input voltage decreases.
- 15. The memory device of claim 12, wherein the first of the inputs of the reference voltage generator is coupled to one of the ROM cells.
- 16. The memory device of claim 15, wherein the first of the inputs of the reference voltage generator is coupled to a first bitline load circuit of the memory device.
- 17. The memory device of claim 12 further comprising a first wordline coupled to each of the ROM cells.
- 18. The memory device of claim 17 further comprising a second wordline coupled to the RAM cell.
RELATED APPLICATION
This application is related to Ser. Application No. 08/884,561, filed , Jun. 27, 1997, now U.S. Pat. No. 5,880,999 and entitled "Read Only/Random Access Memory Architecture and Methods for Operating Same", by George M. Ansel, Jeffery S. Hunt, Satish Saripella, Sudhaker R. Anumula and Ajay Srikrishna and assigned to the Assignee of the present invention.
US Referenced Citations (9)